### 7-Cell to 16-Cell, High-Accuracy **Battery Monitor with Coulomb Counting** ### DESCRIPTION The MP2787 is a robust battery management device, providing a complete analog front-end (AFE) monitoring. It is designed for multiple-cell series battery management systems (BMS). The device can support I<sup>2</sup>C or SPI communication. It supports connections for 7-cell to 16-cell series battery packs, with an absolute voltage exceeding 80V on particular pins. The MP2787 integrates two separate analog-todigital converters (ADCs). The first ADC measures each channel's differential cell voltages (up to 16 channels), die temperature, and 4-channel temperatures via external negative temperature coefficient (NTC) thermistors. The second ADC measures the charge/discharge current via an external currentsense resistor. The dual ADC architecture enables synchronous voltage and current measurements for cell and pack impedance monitoring. When paired with an MPF4279x fuel gauge, the MP2787 can achieve a state-of-charge (SOC) error to within 2%. MP2787 provides The robust hardware monitoring alarm functions, such as over-current (OC) interrupt, battery under-voltage (UV) interrupt, battery over-voltage (OV) interrupt, and high-/low-temperature interrupt. All of these alarms have configurable thresholds. Internal passive balancing MOSFETs can be used to equalize mismatched cells, supporting up to 58mA. There is also the option to drive external balancing transistors (MOSFET or BJT). The MP2787 is available in a TQFP-48 (7mmx7mm) package. ### **FEATURES** - Incorporates Dual Analog-to-Digital Converter (ADC) Architecture: - <±2% State-of-Charge (SOC) Error with MPF4279x Fuel Gauge - Cell Voltage Measurement Error <5mV</li> - Current/Coulomb Counter Error <±0.5% - Strictly Synchronized Current/Voltage Measurement for Impedance Sensing - Hardware Configurable Alarms: - Charge/Discharge Over-Current (OC) Interrupt - Cell Under-Voltage (UV) and Over-Voltage (OV) Interrupt - Pack UV and OV Interrupt - Cell Low-/High-Temperature Interrupt - Die High-Temperature Interrupt - Passive Cell Balancing up to 58mA per Cell: - Can Drive External Balancing Transistors - Automatic or Manual Control - Additional Features: - Integrated 3.3V and 5V Low-Dropout (LDO) Regulators - High-Voltage and Low-Voltage GPIOs - **Dedicated Thermistor Inputs** - Open Wire Detection - Persistent Dead Battery Flag - Lockable Multiple-Time Programmable (MTP) Memory for Key Thresholds - I<sup>2</sup>C or SPI Interface with 8-Bit Cvclic Redundancy Check (CRC) - Random Cell Connection Tolerant - Available in a TQFP-48 (7mmx7mm) Package ### **APPLICATIONS** - Power and Gardening Tools - E-Bikes and E-Scooters - Battery Backups and Uninterruptable Power Supplies (UPS) - Energy Storage Systems (ESS) All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. © 2023 MPS. All Rights Reserved. ### **TYPICAL APPLICATION** ### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | Communication | |------------------|-------------------|-------------|------------|--------------------------------| | MP2787DFP-xxxx** | TQFP-48 (7mmx7mm) | See Below | 3 | | | MP2787DFP-0000 | TQFP-48 (7mmx7mm) | See Below | 3 | I <sup>2</sup> C, CRC disabled | | MP2787DFP-0001 | TQFP-48 (7mmx7mm) | See Below | 3 | I <sup>2</sup> C, CRC enabled | | MP2787DFP-0002 | TQFP-48 (7mmx7mm) | See Below | 3 | SPI, CRC disabled | | EVKT-MP2787-0000 | Evaluation kit | N/A | N/A | N/A | | EVKT-MP2787-0002 | Evaluation kit | N/A | N/A | N/A | <sup>\*</sup> For Tray, add suffix -T (e.g. MP2787DFP-xxxx-T). # TOP MARKING MPSYYWW MP2787 LLLLLLLLL MPS: MPS prefix YY: Year code WW: Week code MP2787: Part number LLLLLLLL: Lot number <sup>\*\* &</sup>quot;xxxx" is the configuration code identifier for the register settings. Each "x" can be a hexadecimal value between 0 and F. The default codes are "0000", "0001", and "0002". Contact an MPS FAE to create this unique number. ### **EVALUATION KIT EVKT-MP2787-0000** EVKT-MP2787-0000 kit contents (items below can be ordered separately): | # | Part Number | Item | Quantity | |---|--------------------|---------------------------------------------------------------------------------------------------|----------| | 1 | EV2787-0000-FP-00A | MP2787DFP-0000 I <sup>2</sup> C evaluation board | 1 | | 2 | EVKT-USBI2C-02 | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1 | | 3 | Online resources | Include datasheet, user guide, product brief, and GUI | 1 | ### Order directly from MonolithicPower.com or our distributors. Figure 1: EV2787-0000-FP-00A Evaluation Kit Set-Up ### **EVALUATION KIT EVKT-MP2787-0002** EVKT-MP2787-0002 kit contents (items below can be ordered separately): | # | Part Number | Item | Quantity | |---|--------------------|--------------------------------------------------------------------------------------|----------| | 1 | EV2787-0002-FP-00A | MP2787DFP-0002 SPI evaluation board | 1 | | 2 | EVKT-USBSPI-00 | Includes one USB to SPI communication interface, one USB cable, and one ribbon cable | 1 | | 3 | Online resources | Include datasheet, user guide, product brief, and GUI | 1 | ### Order directly from MonolithicPower.com or our distributors. Figure 2: EV2787-0002-FP-00A Evaluation Kit Set-Up ### **PACKAGE REFERENCE** ### **PIN FUNCTIONS** | Pin # | Name | Type | Description | |-------|---------|----------|-------------------------------------------------------------------------------------------| | 00 | 0)/0 | _ | <b>3.3V voltage output to drive external peripherals.</b> Bypass the 3V3 pin with | | 26 | 3V3 | Р | an external 1µF capacitor. | | 00 | 4.0110 | | Ground. Connect the AGND pin near the positive connection (SRP) of the low- | | 23 | AGND | Р | side sense resistor. | | | | | Battery-side pack-sensing voltage and low-current positive supply pin. | | 45 | VTOP | Р | The VTOP pin must be connected to the top of the battery stack, which is the | | | | - | highest positive voltage in the battery pack. | | 46 | C16 | ı | Connect to the positive pin of cell 16. | | 47 | C15 | İ | Connect to the positive pin of cell 15. | | 48 | C14 | İ | Connect to the positive pin of cell 14. | | 1 | C13 | i | Connect to the positive pin of cell 13. | | 2 | C12 | i | Connect to the positive pin of cell 12. | | 3 | C11 | i<br>I | Connect to the positive pin of cell 11. | | 4 | C10 | l<br>I | Connect to the positive pin of cell 10. | | 5 | C10 | l<br>I | Connect to the positive pin of cell 9. | | 6 | C8 | l<br>I | Connect to the positive pin of cell 8. | | 7 | | <u>!</u> | | | | C7 | l<br>I | Connect to the positive pin of cell 7. | | 8 | C6 | <u> </u> | Connect to the positive pin of cell 6. | | 9 | C5 | l | Connect to the positive pin of cell 5. | | 10 | C4 | ! | Connect to the positive pin of cell 4. | | 11 | C3 | l l | Connect to the positive pin of cell 3. | | 12 | C2 | l | Connect to the positive pin of cell 2. | | 13 | C1 | l | Connect to the positive pin of cell 1. | | 14 | C0 | I | Connect to the negative pin of cell 1. | | 44 | N/C | | Not connected. | | 39 | N/C | | Not connected. | | 36 | GPIO1 | I/O | General-purpose pin 1. | | 35 | GPIO2 | I/O | General-purpose pin 2. | | 37 | GPIOHV1 | I/O | General-purpose, high-voltage pin 1. | | 30 | NSHDN | I | Active-low shutdown input signal. | | 20 | NTC1 | ı | Thermistor 1 terminal. | | 19 | NTC2 | ı | Thermistor 2 terminal. | | 18 | NTC3 | I | Thermistor 3 terminal. | | 17 | NTC4 | I | Thermistor 4 terminal. | | 21 | NTCB | 0 | NTC bias. | | 40 | N/C | | Not connected. | | 38 | N/C | | Not connected. | | | | _ | Turn-on control for the external bipolar junction transistor (BJT) low- | | 24 | REGCTRL | Р | dropout (LDO) regulator. | | | | _ | Internal regulator input. Connect an external 3.3µF bypass capacitor | | 25 | REGIN | Р | between the REGIN and AGND pins. | | 41 | N/C | | Not connected. | | 29 | WDT | I/O | Watchdog timer. | | 28 | xALERT | 0 | Interrupt alert output. | | 16 | SRN | ī | Negative sense pin. | | 15 | SRP | l<br>I | Positive sense pin. | | 42 | N/C | ı | Not connected. | | 42 | IN/C | | | | 27 | VDD | Р | 1.8V rail for internal use. Connect a 1µF bypass capacitor between the VDD | | | | | and AGND pins. Battery-side, low-current positive supply. Connect the BAT pin to the top | | 43 | BAT | Р | | | | | | of the battery stack, which is the highest positive voltage in the battery pack. | ### PIN FUNCTIONS (continued) | Pin# | Name | Type | Description | |------|---------------|------|---------------------------------------------------------------------------------------------------------------------| | 22 | VREF | Р | Analog-to-digital converter (ADC) reference voltage. | | 34 | GPIO3/<br>nCS | I/O | <b>Multi-function pin.</b> This pin can be set as GPIO3, or it can be set for SPI cable selection. | | | 1100 | | *************************************** | | 31 | SCL/SCK | I | <b>Multi-function pin.</b> This pin can be set as the I <sup>2</sup> C interface clock or the SPI interface clock. | | 32 | SDA/SDI | I/O | <b>Multi-function pin.</b> This pin can be set as the I <sup>2</sup> C interface data or the SPI serial data input. | | 33 | SDO | 0 | SPI serial data output. | ### **ABSOLUTE MAXIMUM RATINGS** (1) | GPIOHV1 to AGNDVTOP to AGNDBAT to AGND | 0.3V<br>0.3V to +86V | |----------------------------------------|----------------------| | | | | Cx - C(x - 1) (where $x = 1$ to 16) | | | | 0.3V to +10V | | C16 to AGND | 0.3V to +86V | | Cn to AGND (where $n = 1$ to 15) | | | 0.3V to (n - | | | C0 to AGND | | | SRP, SRN to AGND | 0.5V to +6V | | REGCTRL to AGND | 0.3V to +15V | | NSHDN to AGND | | | VDD to AGND | | | All other pins to AGND | 0.3V to +6V | | Junction temperature (T <sub>J</sub> ) | 150°C | | Lead temperature | | | Storage temperature | | | 9 1 | | ### ESD Ratings | Human body model (HBM) (2) | 1.5kV | |--------------------------------|--------| | Charged-device model (CDM) (3) | . 500V | ### Recommended Operating Conditions (4) | VTOP voltage | 18V to 75.2V | |------------------------------|--------------------------------| | Cx - C(x - 1) (where $x = 1$ | to 16) <sup>(5)</sup> 1V to 5V | | C0 to AGND | 0.25V to +0.3V | | REGIN voltage | 4.5V to 5.5V | | Operating temperature (T. | J)40°C to +85°C | | SRP to SRN | 100mV to +100mV | ### Thermal Resistance (6) | Junction-to-ambient (R <sub>eJA</sub> ) | 46.6°C/W | |-------------------------------------------------|----------| | Junction-to-case (top) (R <sub>0JC_TOP</sub> ) | 14.5°C/W | | Junction-to-board (top) (R <sub>0JB_TOP</sub> ) | 27.1°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) Tested per ANSI/ESDA/JEDEC JS-001. - 3) Tested per ANSI/ESDA/JEDEC JS-002. - The device is not guaranteed to function outside of its operating conditions. - 5) The stack voltage should exceed 18V. - Metrics provided using set-up conditions compliant with EIA/JESD51-2, 7, and 8. ### **ELECTRICAL CHARACTERISTICS** Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | Supply Current and Leak | age | | | | • | | | | | VTOP + REGIN current, NSHDN pin low, 3.3V off, T <sub>A</sub> = 25°C | | 1 | | μA | | | | VTOP + REGIN current, NSHDN pin low, 3.3V off, T <sub>A</sub> = -40°C to +85°C | | | 2.5 | μΑ | | Total shutdown current | IVTOP_SHDN | VTOP + REGIN current, 3.3V on, NSHDN pin low, T <sub>A</sub> = 25°C | | 13.5 | | μΑ | | | | VTOP + REGIN current, 3.3V on, NSHDN pin low, $T_A = -40^{\circ}C$ to +85°C | | | 20 | μA | | | | VTOP + REGIN current,<br>communication interface enabled,<br>hardware monitoring off, T <sub>A</sub> = 25°C | | 23 | | μA | | Total active current | IVTOP_ACTIVE | VTOP + REGIN current,<br>communication interface enabled,<br>hardware monitoring off,<br>T <sub>A</sub> = -40°C to +85°C | | | 30 | μA | | Call lankage | 1 | $T_A = 25$ °C | -200 | | +200 | nA | | Cell leakage | ICx_LEAK | $T_A = -40$ °C to +85°C | -600 | | +600 | nA | | Supported Series Cells | | | | | | | | Supported cell number (7) | Ncell | | 7 | | 16 | | | VTOP supply voltage range | VVTOP_SUPPLY | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 18 | | 75.2 | V | | VTOP under-voltage lockout (UVLO) threshold | V <sub>V</sub> TOP_UVLO | Falling edge, T <sub>A</sub> = -40°C to +85°C | 14.6 | 15.8 | 17 | V | | VTOP under-voltage (UV) | V <sub>VTOP_UVLO_HYST</sub> | $T_A = 25$ °C | | 1.15 | | V | | hysteresis | V VIOP_UVLO_HYSI | $T_A = -40$ °C to +85°C | 0.78 | | 1.5 | V | | Current Sense | | , | | | | | | Current analog-to-digital converter (ADC) conversion time | tiadc | 16 bits (15 bits + sign) | | 2 | | ms | | Current ADC measurement range | V <sub>SRPN</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | -100 | | +100 | mV | | Current ADC measurement gain error | Iadc_gain_err | 16-bit conversion, full-scale range (FSR) = 100mV, SRP and SRN common mode: $+300$ mV to $-125$ mV from AGND, $T_A = 25$ °C | -0.5 | | +0.5 | % | | | | 16-bit conversion, FSR = 100mV, SRP and SPN common mode: +300mV to -125mV from AGND, T <sub>A</sub> = -40°C to 85°C | -1 | | +1 | % | | Current-sense offset (8) | VIADC_ACC_<br>OFFSET | SRP - SRN = 0V, SRP and SRN common mode: $+300$ mV to $-125$ mV from AGND, $T_A = -40$ °C to $+85$ °C | -12 | | +12 | μV | Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------| | SRP and SRN leakage | ISRPN_LEAK | IADC not running,<br>T <sub>A</sub> = -40°C to +85°C | -500 | | +500 | nA | | SRP and SRN differential | I <sub>SRPN_DIFF</sub> | IADC running,<br> SPR - SRN = 100mV, absolute<br>value, T <sub>A</sub> = -40°C to +85°C | | 0.5 | | μΑ | | input current | | IADC running, $ SPR - SRN < 5mV$ , $T_A = -40$ °C to $+85$ °C | | 50 | | nA | | Analog-to-Digital Conver | ter (ADC) Sigm | a Delta Voltage | | | | | | Voltage ADC conversion time | t <sub>VADC</sub> | 15 bits, T <sub>A</sub> = 25°C | | 2 | | ms | | Cell Voltage Measuremer | it | | | | | | | Cell ADC measurement range | VCELL | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 1 | | 5 | V | | | | V <sub>CELL</sub> = 2V to 4.5V, T <sub>A</sub> = 25°C | -5 | | +5 | mV | | Total cell management | | $V_{CELL} = 2V \text{ to } 4.5V,$<br>$T_A = -20^{\circ}\text{C to } +65^{\circ}\text{C}$ | -7.5 | | +7.5 | mV | | Total cell measurement error (9) | Vcell_err | $V_{CELL} = 2V \text{ to } 4.5V,$<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -12.5 | | +12.5 | mV | | | | $V_{CELL} = 1V \text{ to } 5V,$<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -15 | | +15 | mV | | C0 to AGND voltage | V <sub>C0_TO_</sub> AGND | C0 to AGND voltage drop resulting in less than 15mV error on cell 1, T <sub>A</sub> = -40°C to +85°C | -0.25 | | | V | | Cell ADC input current | In_cell_conv | Input current during ADC conversion when V <sub>CELL</sub> = 5V, T <sub>A</sub> = 25°C, cell 1 is measured by the C1 to C0 voltage | | 1.2 | | μA | | Die Temperature | | | | | | | | Die temperature operating range | T <sub>DIE</sub> | | -40 | | +85 | °C | | Over-temperature (OT) analog shutdown threshold | T <sub>DIE_</sub> OTSD | | | 140 | 155 | °C | | Negative Temperature Co | efficient (NTC) | Temperature Measurement | | | | | | NTC voltage measurement range | V <sub>NTC</sub> | Nominal NTC range within a percentage of NTCB, T <sub>A</sub> = 25°C | 0 | | 100 | % | | NTC total measurement error | V <sub>NTC_ERR</sub> | 15-bit conversion, NTCB = 3.3V,<br>T <sub>A</sub> = -40°C to 85°C | -55 | | +55 | LSB | | NTCx input leakage | Intc_in_leak | ADC off, on each NTC pin,<br>T <sub>A</sub> = -40°C to +85°C | | | 250 | nA | | NTCx input leakage ADC on | INTC_LEAK_CONV | ADC converting NTCx, on each NTC pin, T <sub>A</sub> = 25°C | | | 250 | nA | #### Notes: <sup>7)</sup> Guaranteed by design. <sup>8)</sup> The current measurement offset error is specified after completion of post-PCB assembly calibration. Contact an MPS FAE for the related application note. <sup>9)</sup> No calibration required. The error can be further reduced by post-PCB assembly calibration. Contact an MPS FAE for the related application note Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------|---------------------------|-------------------------------------------------------------------------------------------|-------|------|-------|-------| | VTOP Measurement | | | | | | | | VTOP measurement range | V <sub>VTOP</sub> | T <sub>A</sub> = -40°C to +85°C | 18 | | 75.2 | V | | VTOP total measurement error | Vvtop_err | 15-bit conversion (positive range),<br>T <sub>A</sub> = -40°C to +85°C | -250 | | +250 | mV | | GPIO Measurement | | | | | | • | | GPIO measurement range | V <sub>GPIO</sub> | T <sub>A</sub> = 25°C | 0 | | 3.3 | V | | GPIO total measurement | | 15-bit ADC reading, T <sub>A</sub> = 25°C | -15 | | +15 | mV | | error | $V_{GPIO\_ERR}$ | 15-bit ADC reading,<br>T <sub>A</sub> = -40°C to +85°C | -25 | | +25 | mV | | GPIO input current during ADC reading | Igpio_conv_in | GPIO pins input current during ADC conversion, T <sub>A</sub> = -40°C to +85°C | | 1 | | μΑ | | Regulators Measurement | S | | | | | | | DECIN magaurament | | 15-bit ADC reading, T <sub>A</sub> = 25°C | -15 | | +15 | mV | | REGIN measurement error | Vregin_err | 15-bit ADC reading,<br>T <sub>A</sub> = -40°C to +85°C | -25 | | +25 | mV | | 3V3 total measurement | | 15-bit ADC reading, T <sub>A</sub> = 25°C | -15 | | +15 | mV | | error | $V_{3V3\_ERR}$ | 15-bit ADC reading,<br>T <sub>A</sub> = -40°C to +85°C | -25 | | +25 | mV | | VDD total measurement | Vvdd_err | 15-bit ADC reading, T <sub>A</sub> = 25°C | -15 | | +15 | mV | | error | | 15-bit ADC reading,<br>T <sub>A</sub> = -40°C to +85°C | -25 | | +25 | mV | | <b>Hardware Protection</b> | | | | | | | | Cell over-voltage (OV) and UV steps | V <sub>CELL_TH_STEP</sub> | | | 19.5 | | mV | | | | V <sub>CELL</sub> = 2V to 4.5V, T <sub>A</sub> = 0°C to 60°C | -19.5 | | +19.5 | mV | | Cell OV/UV step accuracy | Vcell_th_acc | $V_{CELL} = 1V$ to $5V$ ,<br>$T_A = -40$ °C to $+85$ °C | -40 | | +40 | mV | | Pack OV/UV steps | VPACK_TH_STEP | | | 19.5 | | mV | | Deep discharge steps | V <sub>DEEPTH_</sub> STEP | | | 19.5 | | mV | | Deep discharge step | V <sub>DEEPTH_STEP_</sub> | V <sub>CELL</sub> = 2V to 4.5V, T <sub>A</sub> = 0°C to 60°C | -19.5 | | +19.5 | mV | | accuracy | ACC | $V_{CELL} = 1V \text{ to } 5V,$<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -40 | | +40 | mV | | OC fastest detection time | toc_dgl_min | Fastest deglitch setting and latency, T <sub>A</sub> = -40°C to +85°C | | | 120 | μs | | OC discharge 1x FSR value | Voc_dsg_fsr_1x | Range and LSB selector = 0 (1x), FSR (max setting), T <sub>A</sub> = 25°C | | 176 | | mV | | OC discharge 1x full scale accuracy | Voc_dsg_fsr_<br>1X_acc | Range and LSB selector = 0 (1x),<br>FSR (max setting),<br>T <sub>A</sub> = -40°C to +85°C | -15 | | +15 | % | Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------|------|-----|------|-------| | OC discharge 1x offset | Voc_dsg_fsr_<br>1X_0ff | Range and LSB selector = 0 (1x), offset on smallest setting, T <sub>A</sub> = -40°C to +85°C | -1.5 | | +1.5 | mV | | OC discharge 3x FSR value | Voc_dsg_fsr_3x | Range and LSB selector = 1 (3x), FSR (max setting), $T_A = 25^{\circ}C$ | | 528 | | mV | | OC discharge 3x full scale accuracy | Voc_dsg_fsr_<br>3x_acc | Range and LSB selector = 1 (3x),<br>FSR (max setting),<br>T <sub>A</sub> = -40°C to +85°C | -15 | | +15 | % | | OC discharge 3x offset | Voc_dsg_fsr_<br>3X_off | Range and LSB selector = 1 (3x), offset on smallest setting, T <sub>A</sub> = -40°C to +85°C | -2 | | +2 | mV | | OC charge 1x FSR value | Voc_chg_fsr_1x | Range and LSB selector = 0 (1x),<br>FSR (max setting),<br>T <sub>A</sub> = 25°C | | 80 | | mV | | OC charge 1x full scale accuracy | Voc_chg_fsr_<br>1X_acc | Range and LSB selector = 0 (1x),<br>FSR (max setting),<br>$T_A = -40$ °C to +85°C | -15 | | +15 | % | | OC charge 1x offset | Voc_chg_fsr_<br>1X_off | Range and LSB selector = 0 (1x), offset on smallest setting, $T_A = -40$ °C to +85°C | -1.5 | | +1.5 | mV | | OC charge 3x FSR value | V <sub>OC_CHG_FSR_3X</sub> | Range and LSB selector = 1 (3x),<br>FSR (max setting),<br>T <sub>A</sub> = 25°C | | 240 | | mV | | OC charge 3x full scale accuracy | Voc_chg_fsr_<br>3x_acc | Range and LSB selector = 1 (3x),<br>FSR (max setting),<br>T <sub>A</sub> = -40°C to +85°C | -15 | | +15 | % | | OC charge 3x offset | Voc_chg_fsr_<br>3X_off | Range and LSB selector = 1 (3x), offset on smallest setting, T <sub>A</sub> = -40°C to +85°C | -1.5 | | +1.5 | mV | | Cell Balancing | | | | • | • | • | | On resistance for the | Program - :: | T <sub>A</sub> = 25°C | | 28 | | Ω | | balancing MOSFET | R <sub>DS(ON)_BAL_FET</sub> | $T_A = -40$ °C to +85°C | 15 | | 50 | Ω | | Open Wire | | , | | | | | | Open-wire pull-up current | low_pup | T <sub>A</sub> = 25°C | | 100 | | μΑ | | Open-wire pull-down current | low_pd | T <sub>A</sub> = 25°C | | 100 | | μΑ | | Low-Dropout Regulator ( | LDO) Supply ar | nd References | | | | | | REGCTRL output voltage | Vregctrl | V <sub>TOP</sub> = 18V to 75.2V, with REGCTRL load current = 0mA and 1mA, T <sub>A</sub> = -40°C to +85°C | 5.45 | 5.6 | 5.75 | V | Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------| | REGIN voltage (10) | Vregin | With external REGIN BJT (FZT853TA), $V_{TOP} = 18V$ to 75.2V, load current = 1mA and 50mA, $T_A = -40^{\circ}\text{C}$ to +85°C | 4.65 | 5.1 | 5.4 | V | | REGIN analog UV | V <sub>REGIN_UV</sub> | External power to REGIN, falling edge, $V_{TOP} = 18V$ to 75.2V, $T_A = -40$ °C to +85°C | 4.16 | 4.3 | 4.44 | V | | 3V3 nominal voltage | V <sub>3V3</sub> | T <sub>A</sub> = 25°C | | 3.3 | | V | | 3V3 output accuracy | V <sub>3</sub> V <sub>3</sub> _ACC | $T_A = -40$ °C to +85°C | -5 | | +5 | % | | 3V3 short-circuit current | I <sub>3V3_EFET</sub> | External power to REGIN,<br>T <sub>A</sub> = -40°C to +85°C | 55 | 68 | 80 | mA | | VDD output voltage | $V_{DD}$ | T <sub>A</sub> = 25°C | | 1.8 | | V | | Reference voltage | V <sub>REF</sub> | T <sub>A</sub> = 25°C | | 3.3 | | V | | NTCB pull-up voltage | V <sub>NTCB</sub> | NTCB enabled, no load, T <sub>A</sub> = 25°C | | 3.3 | | V | | | | NTCB enabled, max load, T <sub>A</sub> = 25°C | | 4 | | mA | | NTCB load | INTCB_MAXLOAD | NTCB enabled, max load,<br>T <sub>A</sub> = -40°C to +85°C | 3.2 | | 4.8 | mA | | 3V3 analog UV | V <sub>3</sub> v <sub>3</sub> _uv | Falling edge | | 2.85 | | V | | GPIO | | | | • | • | • | | GPIO input voltage (high) | V <sub>IH_GPIO</sub> | Voltage high (V <sub>H</sub> ) = $3.3$ V or $5$ V,<br>T <sub>A</sub> = $-40$ °C to $+85$ °C | 0.8 x<br>V <sub>H</sub> | | V <sub>H</sub> | V | | GPIO input voltage (low) | VIL_GPIO | V <sub>H</sub> = 3.3V or 5V, T <sub>A</sub> = -40°C to +85°C | 0 | | 0.2 x<br>V <sub>H</sub> | V | | GPIO output voltage (high) | Voh_gpio | $V_H = 3.3V \text{ or 5V}, I_{SOURCE} = 1.5\text{mA}, \\ T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | V <sub>H</sub> - 0.5 | | Vн | V | | GPIO output voltage (low) | Vol_gpio | V <sub>H</sub> = 3.3V or 5V, I <sub>SINK</sub> = 1.5mA,<br>T <sub>A</sub> = -40°C to +85°C | 0 | | 0.4 | V | | GPIO push-pull resistor (up) | R <sub>GPIO_PUP</sub> | GPIO high voltage = 3.3V, external power to REGIN | | 430 | | Ω | | GPIO push-pull resistor (down) | RGPIO_PDOWN | GPIO low voltage = 0V | | 110 | 200 | Ω | | GPIO pull-up mode | RGPIO_WEAK_PUP | | | 17 | | kΩ | | GPIOHV1 Pin | | | | • | - | • | | GPIOHV1 pin input voltage high level | VIH_GPIOHV | T <sub>A</sub> = -40°C to +85°C | 2.4 | | | V | | GPIOHV1 pin input voltage low level | V <sub>IL_GPIOHV</sub> | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 0.7 | V | | GPIOHV1 pin max pull-up current | I <sub>GPIOHV_PUP</sub> | | | 11 | | mA | | GPIOHV1 pin max pull-<br>down current | Igpiohv_pdown | | | 8 | | mA | #### Note: 10) Guaranteed by design. The REGIN voltage is limited by $V_{REGCTRL}$ and is equal to $V_{REGCTRL}$ - $V_{BE\_ON}$ . Connected cells = 16, each cell voltage = 3.75V, $V_{TOP}$ = 60V, $T_A$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------|--------------------------|---------------------------------------------------------------------------------|--------------|--------------|---------------|-------| | NSHDN Pin | | | | • | | • | | NSHDN internal pull-down | R <sub>SHDN_PD</sub> | NSHDN = 0V to 5V | | 5 | | МΩ | | NSHDN configuring voltage | Vnshdn_prog | | 7.5 | 7.6 | 7.7 | V | | NSHDN deglitch time to enter shutdown | tnshdn_dgl_<br>Enter | | | 8 | | ms | | NSHDN deglitch time to enter active | tnshdn_dgl_<br>ACTIVE | | | 4 | | ms | | NSHDN falling threshold | Vnshdn_fall | | | 1 | | V | | NSHDN rising threshold | V <sub>NSHDN_RISE</sub> | 3V3 enabled at shutdown mode 3V3 disabled at shutdown mode | | 2.65 | | V | | WDT Pin | | | 1 | 1 | l | | | Reset pulse length | twdt_rstpulse_<br>LEN | | | 10 | | ms | | Internal Clock | | | | | | • | | Internal clock frequency | f <sub>2M_CLOCK</sub> | V <sub>TOP</sub> = 18V to 75.2V, T <sub>A</sub> = 25°C | | 2 | | MHz | | Internal clock frequency | f <sub>2M_CLOCK</sub> | V <sub>TOP</sub> = 18V to 75.2V,<br>T <sub>A</sub> = -40°C to +85°C | 1.85 | 2 | 2.15 | MHz | | Low-frequency internal clock | f <sub>32</sub> K_CLOCK | V <sub>TOP</sub> = 18V to 75.2V, T <sub>A</sub> = 25°C | 31.2 | 32 | 32.8 | kHz | | Low-frequency internal clock | f <sub>32K_CLOCK</sub> | V <sub>TOP</sub> = 18V to 75.2V,<br>T <sub>A</sub> = -40°C to +85°C | 30.7 | | 33.3 | kHz | | I <sup>2</sup> C Communication Interf | ace | | • | • | | | | I <sup>2</sup> C clock frequency | f <sub>I2C</sub> | T <sub>A</sub> = 25°C | | | 400 | kHz | | SCL, SDA low input voltage | VILOW | $T_A = -40$ °C to +85°C | | | 0.25 x<br>3V3 | V | | SCL, SDA high input voltage | Vihigh | $T_A = -40$ °C to +85°C | 0.7 x<br>3V3 | | | V | | SCL, SDA input<br>hysteresis | VIHYST | $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ | | 0.2 x<br>3V3 | | V | | SPI Communication Inter | face | | | | | | | SPI clock frequency | f <sub>SPI</sub> | $T_A = 25^{\circ}C$ | | | 1.0 | MHz | | SPI input low | V <sub>SPI_IN_LOW</sub> | SDI, CLK, T <sub>A</sub> = -40°C to +85°C | | | 0.25 x<br>3V3 | V | | SPI input high | Vspi_in_high | SDI, CLK, T <sub>A</sub> = -40°C to +85°C | 0.7 x<br>3V3 | | | V | | SDO high-side (HS) on resistance | R <sub>SDO_DRV_HI</sub> | Isource = 1.5mA,<br>T <sub>A</sub> = -40°C to +85°C | 75 | 100 | 125 | Ω | | SDO low-side (LS) on resistance | R <sub>SDO_DRV_LOW</sub> | $I_{SINK} = 1.5 \text{mA}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$ | 38 | 52 | 66 | Ω | ### TYPICAL PERFORMANCE CHARACTERISTICS # Cell Voltage Error Measurement vs. Temperature # Cell Voltage Error Measurement vs. Temperature # Cell Voltage Error Measurement vs. Temperature # Cell Voltage Error Measurement vs. Temperature ### **Current Error Measurement vs.** ### TYPICAL PERFORMANCE WHEN PAIRED WITH MPF4279X FUEL GAUGE The MP2787 battery monitor includes strictly synchronized cell and pack voltage and current measurements, for the purpose of maximizing state-of-charge (SOC) determination. MPS' MPF4279x family of fuel gauges are designed to take advantage of this feature. This section illustrates the SOC accuracy of the MP2787 battery monitor when combined with MPS' MPF4279x fuel gauge family. ### Constant-Current/Constant-Voltage (CC/CV) Charge and Dynamic Discharge Cycle The next scenarios consist of charging a 10S1P (11) battery using the typical CC/CV method, followed by a highly dynamic discharge at different ambient temperatures. The charge constant current rate is 1C. while the charge termination current in this example is 0.1C. The highly dynamic discharge corresponds to a typical e-bike's current profile, with an average current of 1C and maximum peak currents up to 2.8C. Figure 3 shows the current profile of the complete cycle at 25°C. Figure 3: CC/CV Charge and Dynamic Discharge Current Profile Figure 4 shows the performance of the combined MP2787 and MPF42791 for the CC/CV charge and dynamic discharge cycle at an ambient temperature of 25°C. During charge, the root-mean-squared (RMS) (12) and maximum pack SOC error are 0.61% and 1.03%, respectively. During discharge, the RMS and pack SOC error are 0.78% and 1.94%, respectively. #### Notes: - 11) 10S1P refers to the battery configuration. There are 10 groups of 1 parallel cell connected in series. - where $\theta$ is the actual SOC, $\hat{\theta}$ is the estimated SOC, and N is the number of samples. 12) The RMS error is equal to Figure 4: Combined MP2787 + MPF42791 Performance for a CC/CV Charge and Dynamic Discharge (Ambient Temperature = 25°C) Figure 5 shows the performance of the combined MP2787 and MPF42791 for the CC/CV charge and dynamic discharge cycle at an ambient temperature of 0°C. During charge, the RMS and maximum pack SOC error are 0.68% and 1.22%, respectively. During discharge, the RMS and pack SOC error are 1.15% and 2.97%, respectively. Figure 5: Combined MP2787+MPF42791 Performance for a CC/CV Charge and Dynamic Discharge (Ambient Temperature = 0°C) Figure 6 shows the performance of the combined MP2787 and MPF42791 for the CC/CV charge and dynamic discharge cycle at an ambient temperature of 40°C. During charge, the RMS and maximum pack SOC error are 0.40% and 0.60%, respectively. During discharge, the RMS and pack SOC error are 0.77% and 1.89%, respectively. Figure 6: Combined MP2787+MPF42791 Performance for a CC/CV Charge and Dynamic Discharge (Ambient Temperature = 40°C) ### **Performance Summary** This section provides a summary the combined MP2787 and MPF42791 real-world performance. Table 1 shows a summary of the pack SOC performance metrics for a 10S1P battery. Table 1: MPF42791 SOC Root-Mean-Squared (and Maximum) Error | Test Case | 0°C | 25°C | 40°C | |-------------------|---------------|---------------|---------------| | CC/CV charge | 0.68% (1.22%) | 0.61% (1.03%) | 0.40% (0.60%) | | Dynamic discharge | 1.15% (2.97%) | 0.78% (1.94%) | 0.77% (1.89%) | ### **FUNCTIONAL BLOCK DIAGRAM** Figure 7: Functional Block Diagram © 2023 MPS. All Rights Reserved. ### **OPERATION** #### **Main Modes** The MP2787 operates in two main modes, which are listed and described below. ### Shutdown Mode It is vital to preserve a battery's capacity. Shutdown mode minimizes the amount of leakage from the battery pack, which extends the battery pack's shelf storage life. In shutdown mode, the communication interface is unavailable and REGIN is loosely regulated, which means its voltage is below the normal voltage without any load capacity. However, it is possible to keep 3.3V active in shutdown mode with a slight margin for current consumption. Pull the NSHDN pin to ground to enter shutdown mode. ### **Active Mode** To enter active mode from shutdown mode, pull up the NSHDN pin and wait at least 5ms before issuing an I<sup>2</sup>C or SPI command. If any functional commands are required (e.g. high-resolution voltage scanning, Coulomb counting, hardware monitoring, open wire, cell-balancing), then the I<sup>2</sup>C or SPI bus must be idle for at least 200µs after the functional command is enabled. Active mode is characterized by the following conditions: - The communication interface is enabled. - The low-dropout (LDO) regulators (REGIN, 3.3V and 1.8V) are activated. - The hardware monitoring alarm can be enabled. ### Registers (Default and Lock) Most of the configuration settings and options have a configurable default value. Certain registers can be configured independently, or they can be locked in read-only mode. This prevents critical safety features from being changed. ### **GPIO Pins** The GPIO pins can be directly controlled by the microcontroller unit (MCU) through registers, or they can be assigned to special functions. The GPIO pins have the following functions: - <u>Push-pull output</u>: The pull-up voltage can be configured to REGIN or 3V3. - <u>Pull-up capability</u>: Connect a 20kΩ pull-up resistor to REGIN or 3V3. - Digital input. - Analog input: Can act as a buffered analogto-digital converter (ADC) input with a 0V to 3.3V range. In addition to the GPIO capability, the GPIO3 pin can be configured to initiate automatic cellbalancing (as an input), or indicate over-current (OC) alarm status (as an output). ### **GPIOHV1 Pin** The GPIOHV1 pin can drive the output to VTOP or ground, or be placed in a high-impedance (Hi-Z) mode. GPIOHV1 can also be set as an input and can read the logic value. #### **WDT Pin** The WDT pin is controlled by the watchdog timer (WDT), and provides the following functions: - Toggles with a high pulse when a watchdog event occurs to reset an external IC (e.g. the host MCU). - Triggers a self-reset to the IC by bringing the device back to its default values. - Can be pulled high externally to reset the device. ### Alert (xALERT) The xALERT pin can be configured to be an active high (3.3V) or active low interrupt pin. When set to active low, xALERT goes low if there is a pending interrupt. When set to active high, this pin goes high if there is a pending interrupt. Alarms and other events trigger this pin, but certain bits must be enabled to ensure that only the relevant sources generate an interrupt. ### **Monitoring and Alarms** If the working conditions of the battery pack in active mode exceed the cell's safe operating area (SOA), then the hardware monitoring function is activated, and the MP2787 generates an alarm. ### **Over-Current (OC) Alarms** All OC monitoring is performed on a single OC analog comparator. Each OC limit has a configurable deglitch time between 100µs and 25.5ms. Use CURR\_MONT\_EN to enable current monitoring, which includes OC monitoring. OC\_DCHG\_EN\_CTRL and OC\_CHG\_EN\_CTRL are the enable bits for discharge OC and charge OC monitoring, respectively. Once OC monitoring is enabled, the interrupt and OC alarm polices can be set. ### Discharge Over-Current (OC) Table 2 shows the resolution and range for the discharge OC limit. **Table 2: Discharge Over-Current Limit** | Discharge | Li | Doglitah | | |-----------|---------|----------|----------| | ОС | RNG = 0 | RNG = 1 | Deglitch | | LSB | 5.5mV | 16.5mV | 200µs | | FSR | 176mV | 528mV | 25.4ms | Where LSB is the least significant bit, and FSR is the full-scale range. ### Charge Over-Current (OC) Table 3 shows the resolution and range for the charge OC limit. **Table 3: Charge Over-Current Limit** | Charge | Li | Doglitah | | |--------|---------|----------|----------| | oc | RNG = 0 | RNG = 1 | Deglitch | | LSB | 2.5mV | 7.5mV | 200µs | | FSR | 80mV | 240mV | 25.4ms | ### **Voltage Alarms** Use VOLT\_MONT\_EN to enable voltage monitoring. When enabled, an autonomous hardware state machine periodically schedules the conversion for all relevant channels, and the results are internally checked and compared to the limits. The deglitch filters described refers to the number of consecutive readings, during which the relevant channel exceeds its thresholds. The interval between readings is typically 968ms, which can be configured via MONITOR\_CFG. # Cell Under-Voltage (UV) and Over-Voltage (OV) Thresholds When fewer than 16 cells are used, only the cells enabled by the CELL\_S\_CTRL register are monitored for under-voltage (UV) and over-voltage (OV) conditions. These thresholds are available in the multipletime programmable (MTP) memory, which means they can be customized during battery pack assembly for different projects. Table 4 lists the values for cell OV and UV thresholds. Table 4: Cell OV and UV Thresholds | Cell<br>OV/UV | limit | | Deglitch | | |---------------|--------|---------|-----------|--| | LSB | 19.5mV | 19.5mV | 1 reading | | | FSR | 4.98V | 292.5mV | 16 | | # Pack Under-Voltage (UV) and Over-Voltage (OV) Thresholds The pack OV and UV thresholds are monitored by the VTOP pin. These thresholds are available in the MTP, which means they can be customized during battery pack assembly for different projects (see Table 5). Table 5: Pack OV and UV Thresholds | Pack<br>OV/UV | limit | | Deglitch | |---------------|--------|--------|-----------| | LSB | 19.5mV | 78mV | 1 reading | | FSR | 80V | 4.922V | 16 | ### **Die Temperature** The die temperature alarm has two thresholds. The first is a digital threshold that can be configured between 70°C and 120°C. The second is an analog threshold that forces the device to shut down at 140°C. The digital die temperature threshold is typically used as an early warning, since the analog threshold forces the IC to shut down. Until the analog OT condition is resolved, the IC remains in a forced shutdown state, and the communication interface is unavailable. #### **Dead Cells** The pack is monitored at a cell level for dead cells. A dead cell is defined as any cell whose voltage falls below the manufacturer's specified final discharge voltage, in which continued charging should be avoided. If dead cell detection is enabled, the MP2787 checks if any cell is below the configurable threshold (CELL\_DEAD\_LIMIT), which is typically much lower than the cell's UV threshold. Once a dead cell condition is detected, the persistent dead cell flag (CELL\_DEAD\_LOG\_STS) is set to 1. When the default values for CELL\_DEAD\_EN and VLOT\_MONT\_EN are enabled via the one-time programmable (OTP) memory, this flag remains at 1 even if the device enters and exits shutdown mode. This flag can be cleared by the CELL\_DEAD\_DET\_CLEAR command. # Negative Temperature Coefficient (NTC) Temperature The negative temperature coefficient (NTC) voltages are checked during the automatic hardware voltage monitoring sequence. Figure 8 shows the block diagram of the NTC-sensing architecture. Figure 8: Architecture for NTC ADC Acquisition All NTC channels are monitored in a ratiometric conversion. This means that the ADC reference is switched to NTCB for the NTC channels. In this scenario, all effects related to NTCB drifts due to the temperature and operating conditions are removed from the reading. NTC1~4 have limits that can be set according to two modes: Cell monitor mode: The NTC monitors the temperature of the lithium cell in the pack. The MP2787 provides independent cell temperature limits (hot and cold) for the charging and discharging currents. These thresholds are available in the MTP, and can be customized during battery pack assembly for different projects. 2. PCB monitor mode: The NTC monitors the PCB temperature. A standard hot temperature limit is provided for both the charge and discharge current. Note that using NTCs results in a lower voltage threshold for OT (hot) conditions and a higher voltage threshold for under-temperature (cold) conditions. #### Mismatched Cells Excessively mismatched or unbalanced cells can be detected by monitoring the maximum and minimum cell voltages. If the difference between the maximum cell voltage and the minimum cell voltage exceeds a defined threshold, then a cell mismatch status is triggered. The mismatched cell with the higher voltage is reported as an individual flag. The cell with the minimum voltage is reported in the CELL\_MSMT\_LOWER register. ### **Diagnostics and Integrity** ### LDO (REGIN, 3.3V and 1.8V) Rail Monitoring The LDO UV threshold is provided for the REGIN, 3.3V and 1.8V rails. This UV threshold is compared to the ADC readings with the same refresh interval as the other voltage monitors, thus it measures the nominal rail voltage rather than detecting spike voltage. ## Analog-to-Digital Converter (ADC) Self-Test Conversion The ADC converts a known voltage value and determines whether the conversion result is within a predefined window that accounts for tolerance and temperature shifts. # One-Time Programmable (OTP) Cyclic Redundancy Check (CRC) An OTP cyclic redundancy check (CRC) is executed when the device exits shutdown mode. If the CRC fails, the device can be configured to trigger the OTP CRC alarm. # Communication Cyclic Redundancy Check (CRC) Typically, the CRC detects errors in exchanged data. The MP2787 supports CRC for exchanged data. When this functionality is enabled, the following is possible: - Write a transaction to 1 register (2 bytes) to append a 1-byte CRC. A correct CRC is required for a successful write transaction. - Read a transaction for 1 register (2 bytes) to append a 1-byte CRC. - The read transaction length can be temporarily increased to 126 bytes using a dedicated register. The CRC is appended at the end of the transaction. The communication CRC is implemented by the CRC-8 algorithm. The CRC can detect 1 incorrect bit. However, all CRC techniques encounter limitations when there are more incorrect bits. If more than 1 bit is corrupted, the error detection depends on the specific pattern. Statistically, detection can occur, but it is not guaranteed. In general, the ability to detect errors decreases when there is more data to check. For more details, see the I<sup>2</sup>C Read section on page 29 and the SPI Read section on page 31. ### Watchdog Timer The watchdog timer monitors communication with the I<sup>2</sup>C or SPI interface. If there is no write to the WDT\_RST register within a certain interval, the timer is triggered. The watchdog has a barkbite style. The bark notifies the device when the MCU has failed to clear the watchdog timer. This results in a bark timeout, which can be configured to trigger the xALERT pin. The WDT bark counter setting is 25ms per LSB, with up to 3.2s maximum. After a bite timeout, there is an optional feature to reset the device's registers to the default values. The WDT bite counter setting is 25ms per LSB, with up to 3.2s maximum. Using the bidirectional, configurable WDT, it is possible to set up the IC to self-reset and/or to reset an external IC if its reset trigger is connected to the WDT pin. ### Interrupts Interrupt statuses are split between two register addresses (RD\_INT0 and RD\_INT1). Each interrupt source has a matching enable bit and a dedicated clear bit to clear the interrupt. Table 6 on page 22 shows the main interrupts. Table 7 on page 23 shows additional interrupts. ### Table 6: Main Interrupts (RD\_INT0) | Condition | Flag | Description | Related Status Register(s) | |--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Cell OV | CELL_OV_INT_STS | Unified flag for cell OV conditions. The related register reports each cell's OV flag, which is checked to determine which cell is generating the interrupt. | Flags in address,<br>RD_CELL_OV | | Cell UV | CELL_UV_INT_STS | Unified flag for cell UV conditions. The related register reports each cell's UV flag, which is checked to determine which cell is generating the interrupt. | Flags in address,<br>RD_CELL_UV | | VTOP pack OV | VTOP_OV_INT_<br>STS | Dedicated flag for battery pack OV conditions detected on the VTOP pin. | - | | VTOP pack UV | VTOP_UV_INT_STS | Dedicated flag for battery pack UV conditions detected on the VTOP pin. This is unrelated to the VTOP UV analog threshold. | - | | ОС | OVER_CURR_<br>INT_STS | OC interrupt for both charge and discharge. | OC_CHG_STS,<br>OC_DCHG_STS | | NTC cold | NTC_COLD_<br>INT_STS | Unified flag for NTC cold conditions for all NTC channels configured in cell mode. To identify which NTC is the source of the interrupt, the additional individual flags should be checked. | NTC1_CELL_COLD_STS,<br>NTC2_CELL_COLD_STS,<br>NTC3_CELL_COLD_STS,<br>NTC4_CELL_COLD_STS | | NTC hot | NTC_HOT_INT_<br>STS | Unified flag for NTC hot conditions for all NTC channels configured in cell mode. To identify which NTC is the source of the interrupt, the additional individual flags should be checked. | NTC1_CELL_HOT_STS,<br>NTC2_CELL_HOT_STS,<br>NTC3_CELL_HOT_STS,<br>NTC4_CELL_HOT_STS | | Watchdog interrupt | WDT_INT_STS | Notification for either a bite or bark event from the communication watchdog timer. | WDT_BARKED,<br>WDT_BITE | | Scan complete | VSCAN_DONE_<br>INT_STS | Notification that the high-resolution voltage ADC scan has finished converting of all the channels on its list. | - | | CC done | CC_ACC_INT_<br>STS | Flag reporting that a new Coulomb counting accumulation value has been updated to CC_ACC_LSBS and CC_ACC_MSBS. | - | | Pack current | PACK_CURRENT_<br>INT_STS | Interrupt indicating a change in the battery pack current range (discharge, standby, or charge). | PACK_CURRENT_STATUS | Table 7: Additional Interrupts (RD\_INT1) | Condition | Flag | Description | Related Status Register(s) | |---------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | Balancing complete | BAL_DONE_INT_<br>STS | Balancing has been completed. | Flags in address,<br>BAL_STS | | Self-test fail | SELF_TEST_INT_<br>STS | The ADC is failing its self-diagnostic test and/or the conversion of this value is outside the specified boundaries. | SELF_TEST_STS_OV,<br>SELF_TEST_STS_UV | | Scheduler error | FSM_ERROR_INT_<br>STS | The scheduler was busy when a new feature command was requested, and concurrent operation is not supported. For example, the device may report that an MCU conversion command is ignored since open-wire detection is running, or it may report that a cell-balancing command is ignored since open-wire detection is running. | - | | PCB temperature hot | PCB_MNTR_HOT_<br>INT_STS | Unified flag for NTC hot conditions for all NTC channels configured in PCB mode. To identify which NTC is the source of the interrupt, the individual flags should be checked. | NTC1_PCB_MNTR_HOT_STS,<br>NTC2_PCB_MNTR_HOT_STS,<br>NTC3_PCB_MNTR_HOT_STS,<br>NTC4_PCB_MNTR_HOT_STS | | Die temperature | DIE_TEMP_INT_ST<br>S | The die temperature is too high, and is reported by the digital die temperature check. | - | | Mismatched cells | CELL_MISMATCH_<br>INT_STS | The voltage difference between cells is too great. | Flags in address,<br>RD_CELL_MSMT | | Dead cell | CELL_DEAD_INT_<br>STS | The dead cell threshold has been reached. | Flags in address,<br>RD_CELL_DEAD | | Open wire | OPEN_WIRE_INT_<br>STS | Open-wire detection is complete. The open-<br>wire interrupt status register must be checked<br>to identify if there are any disconnected wires. | Flags in address,<br>RD_OPENH, RD_OPENL | | VDD | VDD_INT_STS | The VDD rail is below the defined UV threshold. | - | | 3V3 | 3V3_INT_STS | The 3.3V rail is below the defined UV threshold. | - | | REGIN | REGIN_INT_STS | The REGIN rail is below the defined UV threshold. | - | | OTP CRC | OTP_CRC_EVENT_<br>INT_STS | The CRC stored in the OTP does not match the computed CRC value from OTP memory readback. The manual CRC check is completed. | - | The interrupt source can be configured using a TYPE selector. Depending on the interrupt, the TYPE selector provides a few options: - Level (high) - Rising edge - Falling edge - Rising and falling edge Each interrupt that is related to an alarm flag follows the processes described above. ### **Regulators and Power Domains** There are three main power rails: - <u>REGIN (5V)</u>: Supplies power to the analog front-end (AFE) analog circuitry - 3V3 (3.3V): Powers an external MCU - VDD (1.8V): Internal use only; powers the digital domain The 3.3V rail can be configured to be on or off in shutdown mode. ### **Open-Wire Detection** The open wire state machine automatically controls the pull-up and pull-down currents sources during open-wire detection, and detects the voltage changes on each cell. The cells that are detected can be set by the CELLS\_CTRL register. The open-wire detection current uses a pair of 100µA pull-up/-down currents. The interval can be configured to be between 1ms and 16ms, with a 1ms resolution. The default is 8ms. The threshold that determines how much change can be accepted for an open circuit is a configurable voltage threshold ranging between 39.06mV and 625mV, with 39.06mV steps. The default is 195mV. The host MCU can trigger open-wire detection with a dedicated command register. If multiple open wires are present simultaneously, then the detection logic reports at least one open wire, which tells the device to avoid using the overall battery pack (see Figure 9). Figure 9: Open-Wire Detection Architecture ### **Cell-Balancing** The battery reaches its end of life (EOL) when the capacity of the weakest cell is too low to be usable. Unbalanced cells yield the same effect, with one cell at a higher state-of-charge (SOC), and another at a lower SOC. To reduce the effects of the issue, it is critical to balance lithium cells. Unbalanced cells can be caused by cell temperature differences, different self-discharge rates, and general production tolerances that affect cell chemistry and alter aging rates among strings of parallel cells. Cell-balancing can extend the usable life of the battery pack by keeping the voltage of each cell within the defined SOA. ### Internal MOSFET Balancing The MP2787 supports direct cell balancing, without the use of external MOSFETs or bipolar junction transistors (BJTs), for currents up to about 58mA (with a 4V cell voltage). The balance current for each cell is dictated by the combined filter resistor and the on resistance of the internal balancing MOSFET (R<sub>(DS)ON</sub>). The MP2787 can simultaneously balance only even or odd cells. Internal logic handles the sequencing between even and odd cells. ### External Balancing A balancing current exceeding 58mA can be adding achieved bγ external balancing MOSFETs or BJTs. This balancing current is limited by board thermals and the wiring resistance. For external MOSFETs, it is also limited by the MOSFETs' on resistance (R<sub>(DS)ON</sub>) at the appropriate gate voltage (V<sub>GS</sub>). For external BJTs, it may be limited by the DC current gain (h<sub>FE</sub>). For external MOSFETs, a minimum gate threshold voltage of 1.8V is required (assuming a 4.2V lithium cell) to turn on the balancing MOSFETs. ### Manual Cell-Balancing The cells that must be balanced are manually marked by writing to the appropriate register (BAL\_LIST). The balancing time for marked cells can be configured via BAL\_REPETITION, with 0 to 31 repetitions. When BAL\_REPETITION is set to 0, there is only one 30ms execution. The host MCU should periodically read the AFE die temperature to ensure it is within the operating range, as an excessive temperature can lead to over-temperature (OT) shutdown. ### Automatic Cell-Balancing Automatic cell-balancing offers the following configurations: Enable automatic cell balancing by setting register BALANCE\_MODE\_REG = 1. - Configure the method for initiating automatic cell-balancing via register BALANCE\_MODE\_CTRL. The MP2787 can be configured to use register control (BALANCE\_GO) or GPIO3 control to initiate automatic cell-balancing. - 3. Disable constant automatic balancing by setting register AUTO\_BAL\_ALWAYS = 0. Register BAL\_REPETITION sets the number of cell-balancing iterations. The cell-balancing repetition number is ignored if AUTO\_BAL\_ALWAYS = 1, and the device constantly balances the cells until the AUTO\_BAL\_ALWAYS is set to 0, or until the balancing list is empty. - 4. Set the balancing threshold via register BAL\_MSM\_TH. This is the minimum voltage difference between the current cell voltage and the lowest cell voltage to be eligible for cell balancing. This value ranges between 19.5mV and 87.855mV, with 9.765mV steps. - 5. Set the minimum balancing voltage via register CELL BAL MIN. This is the - minimum cell voltage for a cell to be eligible for balancing. This value ranges from 2500mV to 4961mV with 39mV steps. - Set ABAL\_ON\_CHARGE = 1 to enable automatic cell-balancing when the state of the current is in charge mode. Set ABAL\_ON\_STBY = 1 to enable automatic cell-balancing when the state of the current is in standby mode. If the state of the current is in discharge mode, the automatic cell-balancing will be skipped. The die temperature threshold can be used to prevent or suspend balancing. The MP2787 can be configured to suspend constant automatic cell-balancing (AUTO\_BAL\_ALWAYS = 1), when the die temperature threshold has been exceeded (see STOP\_ON\_HOT on page 89). Once the OT condition is removed, the constant automatic cell-balancing resumes. Figure 10 shows the cell-balancing list update for automatic cell-balancing. Figure 11 on page 26 shows the cell-balancing sequence for the cell-balancing list. Figure 10: Automatic Cell-Balancing (Cell Voltage Evaluation) Figure 11: Executing Balancing for Cell in Balancing List ### **Supported Concurrency** Table 8 shows which features can be enabled once a feature is active. When multiple features are enabled simultaneously, some remaining features can still be activated. It is possible to use a high-resolution voltage scan during cell-balancing, but care should be taken, as voltage readings on the cell being balanced and adjacent cells are affected. **Table 8: Supported Concurrencies** | Active Task | Triggered By | Concurrent Features | |-------------------------------------|------------------|-------------------------------------------------------------------------------------| | High-<br>resolution<br>voltage scan | ADC_SCAN_<br>GO | <ul><li>Cell-balancing</li><li>Coulomb<br/>counter</li></ul> | | Cell<br>balancing | BALANCE_<br>GO | <ul><li>High-<br/>resolution<br/>voltage scan</li><li>Coulomb<br/>counter</li></ul> | | Open wire | OPEN_<br>WIRE_GO | N/A | | Coulomb<br>counter | CC_EN | <ul><li>High-<br/>resolution<br/>voltage scan</li><li>Cell-balancing</li></ul> | The command sequence to the MP2787 should be controlled in the following manner: - During high-resolution voltage scanning, wait to set ADC\_SCAN\_GO = 0 until SCAN\_DONE\_STS or SCAN\_ERROR\_STS updates to 1. - During cell-balancing, wait to set BALANCE\_GO = 0 until BAL\_DONE\_STS or BAL\_ERROR\_STS updates to 1. To stop automatic cell-balancing, set AUTO\_BAL\_ALWAYS = 0, wait until BAL\_DONE\_STS or BAL\_ERROR\_STS updates to 1, and then set BALANCE\_GO = 0. - When conducting open wire checks, wait to set OPEN\_WIRE\_GO = 0 until OPEN\_WIRE\_DONE\_STS or OPEN\_WIRE\_ERR\_STS updates to 1. - For Coulomb counting, wait to set CC\_EN = 0 until CC\_DONE or CC\_ERROR\_STS updates to 1. To stop the back-to-back Coulomb counter, set CC\_B2B\_ACC\_CTRL = 0. Wait until CC\_DONE or CC\_ERROR\_STS updates to 1, and then set CC\_EN = 0. For these command sequences, the status can be determined via polling or via interrupts (VSCAN\_DONE\_INT\_STS, BAL\_DONE\_INT\_STS, OPEN\_WIRE\_INT\_STS, and CC\_ACC\_INT\_STS). See the Interrupts section on page 21 for more details. #### **Coulomb Counter** The MP2787 is capable of accumulating up to 2s worth of the current ADC reading. When the accumulation is complete, the value is stored in the CC\_ACC\_LSBS (lower 2 bytes) and CC\_ACC\_MSBS (upper 2 bytes) registers for MCU readback, and an interrupt is posted. The sequence below provides the typical steps to handle a Coulomb counting conversion: - Set CC\_B2B\_ACC\_CTRL to enable back-toback conversions, and set CC\_ACC\_INT\_EN to enable interrupt. - 2. Set CC\_EN to enable starting the conversion. - Accumulation reaches the amount specified in CC\_INT\_CNT. - CC\_ACC\_LSBS and CC\_ACC\_MSBS are updated to the values reported in CC\_RT\_ACC\_LSBS and CC\_RT\_ACC\_MSBS. - CC\_ACC\_INT\_STS reports a detected interrupt. - When back-to-back Coulomb counting accumulation is disabled, the CC\_DONE flag can be checked to verify that accumulation has been completed. Readings are available in CC ACC LSBS and CC ACC MSBS. - 7. If back-to-back conversion is enabled, the CC\_RT\_ACC\_xSBS registers are automatically cleared and Coulomb counting restarts. The integrated value for completed accumulation can be read from CC\_ACC\_xSBS. If CC\_ACC\_INT\_EN is enabled, a Coulomb counting done interrupt is triggered when CC\_ACC\_xSBS updates. - 8. If back-to-back Coulomb counting accumulation is disabled, CC\_EN can be set to disable clearing CC\_DONE. To stop Coulomb counting if back-to-back conversions are enabled, the back-to-back flag should be cleared to prevent the ongoing conversion from triggering a new conversion. If an CC\_ACC\_INT\_STS interrupt is detected, it should be cleared using the CC ACC STS INT CLEAR command. # High-Resolution Voltage ADC Scan for the Microcontroller Unit (MCU) A high-resolution voltage scan can convert the following classes of inputs: - Die temperature voltage - NTC1, NTC2, NTC3, and NTC4 voltages - Cell voltages - VTOP pin voltage - GPIO voltages (GPIO1, GPIO2, and GPIO3) - Regulators (VDD, 3.3V, and REGIN) If a class of inputs is not enabled, the scan skips to the next class. Control bits are provided to enable individual channels in each class. The device is notified when the scan is complete, and the results are available for readback. ### Synchronized Voltage and Current Reading For cell and pack voltages, the exact, synchronized current readings can be read in dedicated registers paired with the matching voltage reading. Synchronous current readings can be enabled using CELL\_SYNC\_EN and VTOP\_SYNC\_EN. The synchronized voltage and current reading can be requested concurrently with Coulomb counting monitoring. ### Non-Volatile Memory (NVM) Configuration The default values of most registers can be configured through the non-volatile memory (NVM). Some registers are OTP, while others are MTP. The MTP registers can be configured up to three times. These values can be locked to allow the same version of the IC to be adjusted for similar projects with minor differences. To configure the MTP, apply 7.5V to the NSHDN pin and follow the steps below: - 1. Ensure that the NSHDN pin is set to 7.5V. - 2. Write the appropriate value to the register that allows MTP. - 3. Write prior to the store command with the following command access code: 0xA5B6 (REG0xB9 = 0xA5B6). - 4. Send the command to store the register's current value to the NVM by writing 1 to STORE\_MTP\_CMD (0xB8, bit[3]). - 5. Wait for STORE\_IN\_PROGRESS to go back to 0. - 6. Recover the NSHDN pin to 3.3V. ### I<sup>2</sup>C Interface The MP2787 can use an I<sup>2</sup>C interface to flexibly set parameters and report device statuses instantaneously. The I<sup>2</sup>C is a two-wire serial interface with two bus lines: a serial data line (SDA) and a serial clock line (SCL). Both SDA and SCL are open drains, and they must be connected to the positive supply voltage via a pull-up resistor. The IC operates as a slave device that receives control inputs from the master device, such as a MCU. The SCL is always driven by the master device. The I<sup>2</sup>C interface supports both standard mode (up to 100kbit/s) and fast mode (up to 400kbit/s). All transactions begin with a start (S) command and are terminated by a stop (P) command. Start and stop commands are always generated by the master. A start command is defined as a high-to-low transition on the SDA while the SCL is high. A stop command is defined as a low-to-high transition on the SDA while the SCL is high (see Figure 12). Figure 12: Start and Stop Commands For data validity, the data on the SDA must be stable during the clock's high period. The high or low state of the SDA can only change when the clock signal on the SCL is low (see Figure 13). Figure 13: Bit Transfer on the I<sup>2</sup>C Bus Every byte on the SDA must be 8 bits long. The number of bytes that can be transmitted per transfer is unrestricted. Data is transferred with the most significant bit (MSB) first. Each byte must be followed by an acknowledge (ACK) bit, which is generated by the receiver to signal to the transmitter that the byte was successfully received. The ACK signal occurs when the transmitter releases the SDA line during the acknowledge clock pulse. This allows the receiver to pull the SDA line low. The SDA line stays low during the high period of the ninth clock. If the SDA line is high during the 9th clock pulse, this is defined as a not acknowledge (NACK) signal. The master can then generate either a stop command to abort the transfer, or a repeated start (Sr) command to start a new transfer. After the start command, a slave address is sent. This address is 7 bits long, followed by an 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). Figure 14 shows the address bit arrangement. Figure 14: 7-Bit Address Figure 15 on page 29 shows a data transfer on the I<sup>2</sup>C bus. Figure 15: Data Transfer on the I<sup>2</sup>C Bus ### **fC** Read When CRC is enabled, the payload is limited to 2 bytes by default (see Figure 16 on page 30). This value can be increased to 63 words (126 bytes) using the XFR\_NUM\_RD\_WORDS register. Since XFR\_NUM\_RD\_WORDS retains the new value only for the next transaction, ensure that the next transaction uses the increased payload count. ### CRC in an PC Read Transaction After completing the request for a read transaction, the host MCU must ensure that the CRC matches the value provided in the read transaction to confirm that no bits were corrupted during the transmission. The CRC-8 algorithm follows the polynomial $(1 + x^1 + x^2 + x^8)$ , and is applied byte-wise to the bytes, following the order in which the bytes are transmitted or received. If it is bit-wise, the MSB is first processed in each byte. An example of this sequence is shown below: - 1. Slave address byte + write (0x02) - 2. Register address byte (0x00) - 3. Slave address byte + read (0x03) - 4. Register address byte (0x00) - 5. Word 1 byte 1 / bits[7:0] (0x7C) - 6. Word 1 byte 2 / bits[15:8] (0x00) This sequence results in CRC = 0x36 being appended as the last CRC byte. Although this byte of the fourth sequence does not exist in the actual read sequence, it must be added in the CRC calculation. #### **PC** Write Figure 17 on page 30 shows how the byte is ordered in a write transaction. When CRC is enabled, the targeted register address is modified according to the payload only if the CRC results match. ### CRC in an fC Write Transaction The CRC-8 algorithm follows the polynomial $(1 + x^1 + x^2 + x^8)$ , and is applied byte-wise to the bytes following the order in which they are transmitted or received. If it is bit-wise, the MSB is first processed in each byte. An example of this sequence is shown below: - 1. Slave address byte + write (0x02) - 2. Register address byte (0x00) - 3. Word 1 byte 1 / bits[7:0] (0x7C) - 4. Word 1 byte 2 / bits[15:8] (0x00) This sequence results in CRC = 0x72, which the host MCU should append as the last CRC byte to ensure a successful transaction. Figure 16: I<sup>2</sup>C Single Address Read Figure 17: I<sup>2</sup>C Write Transaction ### Serial Peripheral Interface (SPI) The MP2787 has an interface that is compatible with serial peripheral interfaces (SPIs). This interface is configured to operate using clock phase (CPHA) = 1 and clock polarity (CPOL) = 1. Consequently, data on SDI must be stable during SCK's rising edge. Words are transferred with the MSB first. During a write transaction, the data value on SDI is latched to the device on SCK's rising edge. During a read transaction, the bit stream is presented on SDO with the MSB first, and is valid during SCK's rising edge, while the SDO transitions on SCK's falling edge. nCS must remain low for the entire command sequence duration, including the time between the command byte and subsequent data. During a write command, data is latched on nCS's rising edge (see Figure 18). Figure 18: SPI Signal Sequencing ### **SPI Data Protocol** For a successful SPI transaction, nCS must go low, and there must be a successful match between the transaction slave address and the internally configured slave address (located in register DEVICE\_ADD). The MP2787's SPI requires a specific transaction structure. ### SPI Read Read transactions should have the fields arranged with a matching order for the slave address, read bit, register address, and data payload (see Figure 19 on page 32). ### SPI Read without CRC: 1 Word (2 Bytes) ### SPI Read with CRC: 1 Word (2 Bytes) Payload ### SPI Read with CRC: 2 Words (4 Bytes) Payload Figure 19: SPI Read Transaction When CRC is enabled, the payload is limited to two bytes by default. This value can be increased to 63 words (126 bytes) using the XFR\_NUM\_RD\_WORDS register. Since XFR\_NUM\_RD\_WORDS retains the new value only for the next transaction, ensure that the next transaction uses the increased payload count. #### CRC in an SPI Read Transaction After completing the request for a read transaction, the host MCU must ensure that the CRC matches the value provided in the read transaction to confirm that no bits were corrupted during the transmission. The CRC-8 algorithm follows the polynomial (1 + $x^1 + x^2 + x^8$ ), and is applied byte-wise to the bytes, following the order in which bytes are transmitted or received. If it is bit-wise, the MSB is first processed in each byte. An example of this sequence is shown below: - 1. Slave address byte + read (0x03) - Register address byte (0x00) - 3. Word 1 byte 1 / bits[7:0] (0x7C) - 4. Word 1 byte 2 / bits[15:8] (0x00) This sequence results in CRC = 0x64 being appended as the last CRC byte. ### SPI Write Write transactions should have the fields arranged with a slave address, write bit, register address, and data payload (see Figure 20 on page 33). When CRC is enabled, the SPI write payload is limited to 2 bytes and targeted register addresses are modified according to the payload only if the CRC matches. ### SPI Write without CRC: 1 Word (2 Bytes) ### SPI Write with CRC: 1 Word (2 Bytes) Figure 20: SPI Write Transaction ### CRC in an SPI Write Transaction The CRC-8 algorithm follows the polynomial $(1 + x^1 + x^2 + x^8)$ , and is applied byte-wise to the bytes following the order in which they are transmitted or received. If it is bit-wise, the MSB is first processed in each byte. An example of this sequence is shown below: - 1. Slave address byte + write (0x02) - Register address byte (0x00) - 3. Word 1 byte 1 / bits[7:0] (0x7C) - 4. Word 1 byte 2 / bits[15:8] (0x00) This sequence results in CRC = 0x72, which the host MCU should append as the last CRC byte to ensure a successful transaction. ### **REGISTER MAP** The default slave address is 01h. The address can be configured by modifying DEVICE\_ADD (register 0xA3, bits[14:8]). Once the value has been changed, the next communication should use the new address. Note that the default address may be different for the chips with different -xxxx suffixes. All the bits in an address that are not populated by a register should be treated as reserved bits. Their values should not be modified during write operations that are meant to change bits in the same address. Refer to the MP279x User Guide for register details and how to configure and control the MP2787. ### **Cell Configuration** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Reset Value<br>(OTP/MTP) | Encoding,<br>LSB, and<br>Range | |---------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|--------------------------------| | CELLS_CTRL:<br>0x00 | Bits[3:0]:<br>CELL_S_CTRL | Sets the number of stacked cells in use. 0x0: Cells 7~1 enabled 0x1: Cells 7~1 enabled 0x2: Cells 7~1 enabled 0x3: Cells 7~1 enabled 0x3: Cells 7~1 enabled 0x4: Cells 7~1 enabled 0x5: Cells 7~1 enabled 0x6: Cells 7~1 enabled 0x7: Cells 8~1 enabled 0x8: Cells 9~1 enabled 0x9: Cells 10~1 enabled 0xA: Cells 11~1 enabled 0xB: Cells 12~1 enabled 0xC: Cells 13~1 enabled 0xC: Cells 13~1 enabled 0xC: Cells 14~1 enabled 0xE: Cells 15~1 enabled 0xF: Cells 16~1 enabled | R/W (can<br>lock to<br>read-only) | 0xF (MTP) | N/A | ### **IC State Control** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Reset Value<br>(OTP/MTP) | Encoding,<br>LSB, and<br>Range | |---------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|------------------------------------------------------| | PWR_STATUS:<br>0x01 | Bits[9:7]:<br>PACK_<br>CURRENT_<br>STATUS | Returns the pack current status. 0x1: The battery pack current is discharging 0x2: The battery pack current is in standby range, meaning it is within ±STBY_CUR_TH 0x4: The battery pack current is charging | Read-only | 0x2 | N/A | | ACT_CFG:<br>0x06 | Bits[2:1]:<br>STBY_CUR_TH | Sets the standby comparator current threshold. | R/W | 0x0 (OTP) | 0x0: 250μV<br>0x1: 375μV<br>0x2: 500μV<br>0x3: 625μV | | ACT_CFG:<br>0x06 | Bit[3]:<br>STBY_HYS | Enables the digital hysteresis on the standby current comparator. 1: Enabled 0: Disabled | R/W | 0x0 (OTP) | N/A | | ACT_CFG:<br>0x06 | Bits[5:4]:<br>MONITOR_CFG | Selects the interval used for voltage monitoring 0x0: Voltage protection readings are refreshed every 254ms 0x1: Voltage protection readings are refreshed every 492ms 0x2: Voltage protection readings are refreshed every 968ms 0x3: Not allowed | R/W (can<br>lock to<br>read-only) | 0x2 (OTP) | N/A | |-------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|---------------------------| | HARD_CFG:<br>0x07 | Bit[0]:<br>VOLT_MONT_<br>EN | Enables voltage monitoring Disables voltage monitoring | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HARD_CFG:<br>0x07 | Bit[1]:<br>CURR_MONT_<br>EN | Enables standby current, and over-current (OC) monitoring Disables standby current, and OC monitoring | R/W | 0x0 | 0: Disabled<br>1: Enabled | | RGL_CFG:<br>0x08 | Bit[2]:<br>V3P3_SHDN_<br>EN | Enables the 3.3V regulator during shutdown mode. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | RGL_CFG:<br>0x08 | Bit[3]:<br>V3P3_SHOFF_<br>STS | Reports the internal enable/disable control for the 3.3V regulator during shutdown mode. When enabled, the 3.3V rails stay on even in shutdown mode. | Read-only | 0x1 | 0: Disabled<br>1: Enabled | ### **Pins and GPIO** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------------| | GPIO_<br>STATUS:<br>0x0A | Bit[0]:<br>GPIO1 | Reports the GPIO1 pin status (high/low). | Read-only | 0x1 | 0: Low<br>1: High | | GPIO_<br>STATUS:<br>0x0A | Bit[1]:<br>GPIO2 | Reports the GPIO2 pin status (high/low). | Read-only | 0x1 | 0: Low<br>1: High | | GPIO_<br>STATUS:<br>0x0A | Bit[2]:<br>GPIO3 | Reports the GPIO3 pin status (high/low). | Read-only | 0x1 | 0: Low<br>1: High | | GPIO_<br>STATUS:<br>0x0A | Bit[3]:<br>GPIOHV1 | Reports the GPIOHV1 pin status (high/low). | Read-only | 0x0 | 0: Low<br>1: High | | GPIO_OUT:<br>0x0B | Bit[0]:<br>GPIO1_O | Sets the target output level for GPIO1 (high or low). This bit is effective only when GPIO1 is used as a digital output (GPIO1_IO is set to output). | R/W | 0x0 (OTP) | 0: Low<br>1: High | | GPIO_OUT:<br>0x0B | Bit[1]:<br>GPIO2_O | Sets the target output level for GPIO2 (high or low). This bit is effective only when GPIO2 is used as a digital output (GPIO2_IO is set to output). | R/W | 0x0 (OTP) | 0: Low<br>1: High | | GPIO_OUT:<br>0x0B | Bit[2]:<br>GPIO3_O | Sets the target output level for GPIO3 (high or low). This bit is effective only when GPIO3 is used as a digital output (GPIO3_IO is set to output). | R/W | 0x0 (OTP) | 0: Low<br>1: High | | | | | | 1 | | |-------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|---------------------------| | GPIO_OUT:<br>0x0B | Bit[3]:<br>GPIOHV1_O | Sets the target level for GPIOHV1 (high or low). This bit is effective only when GPIOHV1 is used as a digital output (GPIOHV1_CFG is set to output) and GPIOHV1_HZ = 0. | R/W | 0x0 (OTP) | 0: Low<br>1: High | | GPIO_OUT:<br>0x0B | Bit[4]:<br>GPIOHV1_HZ | 0: GPIOHV1 is controlled in output mode, following GPIOHV1_O 1: GPIOHV1 is in high-impedance (Hi-Z), and GPIOHV1_O is ignored | R/W | 0x1 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[0]:<br>GPIO1_IO | Defines the direction for GPIO1. 0: Output 1: Input | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[1]:<br>GPIO1_TYPE | Defines the type of input for GPIO1. 0: Digital input 1: Buffered ADC input, 3.3V range | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[2]:<br>GPIO1_PUP | Enables the GPIO1 pull-up capability. When enabled, a 20kΩ pull-up resistor is applied to GPIO1. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | GPIO_CFG:<br>0x0C | Bit[4]:<br>GPIO2_IO | Defines the direction for GPIO2. 0: Output 1: Input | R/W (can lock to read-only) | 0x1 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[5]:<br>GPIO2_TYPE | Defines the input type for GPIO2. 0: Digital input 1: Buffered ADC input, 3.3V range | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[6]:<br>GPIO2_PUP | Enables the GPIO2 pull-up capability. When enabled, a 20kΩ pull-up resistor is applied to GPIO2. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | GPIO_CFG:<br>0x0C | Bit[8]:<br>GPIO3_IO | Defines the direction for GPIO3. 0: Output 1: Input | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[9]:<br>GPIO3_TYPE | Defines the input type for GPIO3. 0: Digital input 1: Buffered ADC input, 3.3V range | R/W (can lock to read-only) | 0x0 (OTP) | N/A | | GPIO_CFG:<br>0x0C | Bit[10]:<br>GPIO3_PUP | Enables the GPIO3 pull-up capability. When enabled, a 20kΩ pull-up resistor is applied to GPIO3. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | GPIO_CFG:<br>0x0C | Bit[11]:<br>GPIO3_FSEL | 0: GPIO 1: OC alarm indicator. Valid when GPIO3 is set to be an output | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | | PINS_CFG:<br>0x0D | Bit[0]:<br>ALERT_POL | O: Active low. xALERT goes low when an interrupt is pending 1: Active high. xALERT goes high when an interrupt is pending | R/W (can lock to read-only) | 0x1 (OTP) | N/A | | PINS_CFG:<br>0x0D | Bit[5]:<br>WDT_RPT | When enabled, a bite event triggers the WDT pin to toggle a high pulse. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | PINS_CFG:<br>0x0D | Bit[6]:<br>WDT_RST_EN | Enables the WDT pin to reset the MP2787 back to its factory settings. When disabled, a WDT pulse caused by a watchdog bite does not trigger a reset. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | PINS_CFG:<br>0x0D | Bit[8]:<br>GPIO_LV_CFG | Sets the GPIO1~3 pull-up voltage. 0: 3V3 1: REGIN | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | |-------------------|-------------------------|----------------------------------------------------|-----------------------------------|-----------|-----------------------| | PINS_CFG:<br>0x0D | Bit[10]:<br>GPIOHV1_CFG | Defines the direction of GPIOHV1. | R/W | 0x0 (OTP) | 0: Output<br>1: Input | # Watchdog | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|---------------------------------------------------| | WDT_STATUS:<br>0x0E | Bit[0]:<br>WDT_BARKED | Indicates whether the bark timer has expired and a bark event has occurred. | Read-only | 0x0 | 0: False<br>1: True | | WDT_STATUS:<br>0x0E | Bit[1]:<br>WDT_BITE | Indicates whether the bite timer has expired and a bite event has occurred. This event toggles the WDT pin, if WDT_RPT is set to enable. | Read-only | 0x0 | 0: False<br>1: True | | WDT_RST:<br>0x0F | Bit[0]:<br>WDT_RST | Writing 1 to this bit resets the watchdog timer counter, and clears WDT_BITE and WDT_BARKED. This is a self-clearing register. | Write-only | 0x0 | 1: Reset the counter and clear the bits | | WDT_CFG:<br>0x10 | Bit[0]:<br>WDT_COM_<br>CTRL | Enables watchdog communication. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | WDT_CFG:<br>0x10 | Bits[8:2]:<br>WDT_BARK_<br>CFG | Configures the watchdog bark timeout. The bark setting defines the delay from the last watchdog reset to the bark. | R/W (can lock to read-only) | 0x4F (OTP) | LSB: 25ms<br>RNG: 25ms to<br>3200ms<br>0x00: 25ms | | WDT_CFG:<br>0x10 | Bits[15:9]:<br>WDT_BITE_CFG | Configures the watchdog bite timeout. The bite setting defines the delay from the bark to the bite. | R/W (can lock to read-only) | 0x77 (OTP) | LSB: 25ms<br>RNG: 25ms to<br>3200ms<br>0x00: 25ms | ## Interrupt | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-----------------------------------| | RD_INT0:<br>0x15 | Bit[0]:<br>CELL_OV_INT_<br>STS | Reports whether an interrupt related to a cell over-voltage (OV) event has been detected. The flags located in RD_CELL_OV should be checked to identify which cell caused the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[1]:<br>CELL_UV_INT_<br>STS | Reports whether an interrupt related to a cell under-voltage (UV) event has been detected. The flags located in RD_CELL_UV should be checked to identify which cell caused the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[2]:<br>VTOP_UV_INT_<br>STS | Reports whether a UV interrupt related to the battery stack positive terminal (VTOP) has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[3]:<br>VTOP_OV_INT_<br>STS | Reports whether an OV interrupt related to the battery stack positive terminal (VTOP) has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_INT0:<br>0x15 | Bit[5]:<br>OVER_CURR_<br>INT_STS | Reports whether an interrupt related to an OC event has been detected. This signal is generated by combining the interrupt detection for discharge OC and charge OC. OC_CHG_STS and OC_DCHG_STS should be checked to identify the source of the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[6]:<br>NTC_COLD_<br>INT_STS | Reports whether an interrupt related to an NTC cold event has been detected. This signal is generated combining the interrupt detection for all 4 NTC channels. NTC1_CELL_COLD_STS, NTC2_CELL_COLD_STS, NTC3_CELL_COLD_STS, and NTC4_CELL_COLD_STS should be checked to identify the source of the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[7]:<br>NTC_HOT_INT_<br>STS | Reports whether an interrupt related to an NTC hot event has been detected. This signal is generated by combining the interrupt detection for all 4 NTC channels. NTC1_CELL_HOT_STS, NTC2_CELL_HOT_STS, NTC3_CELL_HOT_STS, and NTC4_CELL_HOT_STS should be checked to identify the source of the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[8]:<br>WDT_INT_STS | Reports whether an interrupt related to watchdog communication has been detected. A watchdog bark and a watchdog bite event can both trigger a watchdog event interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[11]:<br>VSCAN_DONE_<br>INT_STS | Reports whether an interrupt related to a high-resolution voltage scan has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[12]:<br>CC_ACC_INT_<br>STS | Reports whether an interrupt related to a new Coulomb counting accumulation value has occurred, and updated CC_ACC_LSBS and CC_ACC_MSBS. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT0:<br>0x15 | Bit[14]:<br>PACK_<br>CURRENT_INT_<br>STS | Reports whether an interrupt related to a battery pack current change has been detected. The pack current changes when switching between discharge, standby, and charge mode, which is reported in PACK_CURRENT_STATUS. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[0]:<br>OTP_CRC_<br>EVENT_INT_<br>STS | Reports whether an interrupt related to a one-time-programmable (OTP) memory CRC fault has been detected. When enabled, this interrupt can be triggered by the following conditions: The OTP CRC calculation fails while restoring the OTP OTP CRC is manually triggered using OTP_CRC_DO. In this scenario, an interrupt event is generated when a CRC check is completed (for either passing or failing) | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_INT1:<br>0x16 | Bit[1]:<br>REGIN_INT_<br>STS | Reports whether an interrupt related to a UV condition on REGIN has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[2]:<br>3V3_INT_STS | Reports whether an interrupt related to a UV condition on 3V3 has been detected. This is triggered by monitoring the 3V3 analog-to-digital converter (ADC) or the 3.3V analog comparator. Since the 3.3V UV analog comparator is always enabled, enabling 3V3_INT_EN can trigger an interrupt even if 3V3_EN is disabled. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[3]:<br>VDD_INT_STS | Reports whether an interrupt related to a UV condition on VDD has been detected. This is triggered by monitoring the VDD ADC or the VDD analog comparator. Since the VDD UV analog comparator is always enabled, enabling VDD_INT_EN can trigger an interrupt even if VDD_EN is disabled. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[4]:<br>OPEN_WIRE_<br>INT_STS | Reports whether an interrupt related to an open-wire event has been detected. The open wire status registers (located at the RD_OPENH and RD_OPENL addresses) must be checked to determine whether there are disconnected wires. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[5]:<br>CELL_DEAD_<br>INT_STS | Reports whether an interrupt related to a dead cell has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[6]:<br>CELL_<br>MISMATCH_<br>INT_STS | Reports whether an interrupt related to a cell mismatch has been detected. Flags in the RD_CELL_MSMT and CELL_MSMT_LOWER registers should be read to identify the cells triggering the event. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[7]:<br>DIE_TEMP_INT_<br>STS | Reports whether an interrupt related to a digital die temperature event has been detected. | Read-only | 0x0 | 0: Not detected 1: Detected | |-------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------------------------------| | RD_INT1:<br>0x16 | Bit[8]:<br>PCB_MNTR_<br>HOT_INT_STS | Reports whether an interrupt related to the NTC hot PCB monitor has been detected. NTC1_PCB_MNTR_HOT_STS, NTC2_PCB_MNTR_HOT_STS, NTC3_PCB_MNTR_HOT_STS, and NTC4_PCB_MNTR_HOT_STS should be checked to identify which NTC caused the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[9]:<br>FSM_ERROR_<br>INT_STS | Reports whether an interrupt related to a scheduler error event has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[10]:<br>SELF_TEST_<br>INT_STS | Reports whether an interrupt related to an ADC self-diagnostic event has been detected. The SELF_TEST_STS_OV and SELF_TEST_STS_UV flags should be checked to identify the cause of the interrupt. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_INT1:<br>0x16 | Bit[11]:<br>BAL_DONE_<br>INT_STS | Reports whether an interrupt related to a cell-balancing done event has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | INT0_CLR:<br>0x17 | Bit[0]:<br>CELL_OV_INT_<br>CLEAR | Write 1 to this bit to clear a cell OV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[1]:<br>CELL_UV_INT_<br>CLEAR | Write 1 to this bit to clear a cell UV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[2]:<br>VTOP_UV_INT_<br>CLEAR | Write 1 to this bit to clear a battery pack UV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[3]:<br>VTOP_OV_INT_<br>CLEAR | Write 1 to this bit to clear a battery pack OV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[5]:<br>OVER_CURR_<br>INT_CLEAR | Write 1 to this bit to clear an over-<br>current interrupt. This is a self-<br>clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[6]:<br>NTC_COLD_<br>INT_CLEAR | Write 1 to this bit to clear an NTC cold cell monitor interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INTO_CLR:<br>0x17 | Bit[7]:<br>NTC_HOT_INT_<br>CLEAR | Write 1 to this bit to clear an NTC hot cell monitor interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[8]:<br>WDT_INT_<br>CLEAR | Write 1 to this bit to clear a watchdog event interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | INT0_CLR:<br>0x17 | Bit[11]:<br>VSCAN_DONE_<br>INT_CLEAR | Write 1 to this bit to clear a completed high-resolution voltage scan interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear a CC completed interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | |--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | nack current change interrupt. This | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear an OTP CRC interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear a REGIN interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear a 3V3 UV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear a VDD UV interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | | Write-only | 0x0 | 1: Clear the interrupt | | | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear a mismatched cell interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | Write 1 to this bit to clear an NTC hot PCB monitor interrupt. This is a self-clearing register. | Write-only | 0x0 | 1: Clear the interrupt | | | Write-only | 0x0 | 1: Clear the interrupt | | | Write-only | 0x0 | 1: Clear the interrupt | | | Write-only | 0x0 | 1: Clear the interrupt | | NT_ Enables interrupt reporting for cell OV conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | Enables interrupt reporting for cell UV conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | NT_ Enables interrupt reporting for battery pack UV conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | NT_ Enables interrupt reporting for battery pack OV conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | | Clearing register. Write 1 to this bit to clear a battery pack current change interrupt. This is a self-clearing register. Write 1 to this bit to clear an OTP CRC interrupt. This is a self-clearing register. Write 1 to this bit to clear a REGIN interrupt. This is a self-clearing register. Write 1 to this bit to clear a 3V3 UV interrupt. This is a self-clearing register. Write 1 to this bit to clear a VDD UV interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear a dead cell interrupt. This is a self-clearing register. Write 1 to this bit to clear a self-clearing register. Write 1 to this bit to clear an NTC hot PCB monitor interrupt. This is a self-clearing register. Write 1 to this bit to clear an schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Enables interrupt reporting for cell OV conditions. NT_ Enables interrupt reporting for cell UV conditions. Enables interrupt reporting for cell UV conditions. | clearing register. Write 1 to this bit to clear a battery pack current change interrupt. This is a self-clearing register. Write 1 to this bit to clear an OTP CRC interrupt. This is a self-clearing register. Write 1 to this bit to clear a REGIN interrupt. This is a self-clearing register. Write 1 to this bit to clear a 3V3 UV interrupt. This is a self-clearing register. Write 1 to this bit to clear a VDD UV interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear an open wire interrupt. This is a self-clearing register. Write 1 to this bit to clear a dead cell interrupt. This is a self-clearing register. Write 1 to this bit to clear an NTC hot PCB monitor interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a schedule error interrupt. This is a self-clearing register. Write 1 to this bit to clear a self-diagnostic interrupt. This is a self-clearing register. Write 1 to this bit to clear a self-diagnostic interrupt. This is a self-clearing register. Write 1 to this bit to clear a self-diagnostic interrupt. This is a self-clearing register. PR_ Enables interrupt reporting for cell OV conditions. R/W Enables interrupt reporting for cell UV conditions. R/W Enables interrupt reporting for cell DV conditions. | Clearing register. | | INTO_EN:<br>0x19 | Bit[5]:<br>OVER_CURR_<br>INT_EN | Enables interrupt reporting for over-<br>current conditions. Note that there are<br>individual enable/disable control bits:<br>OC_CHG_INT_EN and<br>OC_DCHG_INT_EN.<br>OVER_CURR_INT_EN acts as a<br>master enabler, so it must be enabled<br>for the charge and discharge interrupts<br>to work. | R/W | 0x0 | 0: Disabled<br>1: Enabled | |------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------|---------------------------| | INT0_EN:<br>0x19 | Bit[6]:<br>NTC_COLD_<br>INT_EN | Enables interrupt reporting for NTC cold cell monitoring conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INTO_EN:<br>0x19 | Bit[7]:<br>NTC_HOT_INT_<br>EN | Enables interrupt reporting for NTC hot cell monitoring conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT0_EN:<br>0x19 | Bit[8]:<br>WDT_INT_EN | Enables interrupt reporting for watchdog communication. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT0_EN:<br>0x19 | Bit[11]:<br>VSCAN_DONE_<br>INT_EN | Enables interrupt reporting for high-<br>resolution voltage ADC scan<br>completion. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT0_EN:<br>0x19 | Bit[12]:<br>CC_ACC_INT_<br>EN | Enables interrupt reporting for Coulomb counting accumulation. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT0_EN:<br>0x19 | Bit[14]:<br>PACK_<br>CURRENT_INT_<br>EN | Enables interrupt reporting for battery pack current direction changes. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT0_EN:<br>0x19 | Bit[15]:<br>INT_ALERT_<br>CTRL | Enables interrupt reporting to the xALERT pin. | R/W (can<br>lock to<br>read-only) | 0x1<br>(OTP) | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[0]:<br>OTP_CRC_<br>EVENT_INT_EN | Enables interrupt reporting for an OTP CRC event. | R/W | 0x1 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[1]:<br>REGIN_INT_EN | Enables interrupt reporting for a REGIN UV event. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[2]:<br>3V3_INT_EN | Enables interrupt reporting for a 3V3 UV event. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[3]:<br>VDD_INT_EN | Enables interrupt reporting for a VDD UV event. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[4]:<br>OPEN_WIRE_<br>INT_EN | Enables interrupt reporting for completed open-wire detection. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[5]:<br>CELL_DEAD_<br>INT_EN | Enables interrupt reporting for a dead cell condition. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[6]:<br>CELL_<br>MISMATCH_<br>INT_EN | Enables interrupt reporting for a cell mismatch condition. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[7]:<br>DIE_TEMP_INT_<br>EN | Enables interrupt reporting for a die over-temperature (OT) event. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[8]:<br>PCB_MNTR_<br>TEMP_INT_EN | Enables interrupt reporting for an NTC hot PCB condition. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN: | Bit[9]:<br>FSM_ERROR_ | Enables interrupt reporting for a | R/W | 0x0 | 0: Disabled | |--------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------| | 0x1A | INT_EN | scheduled error. | 17/ 17 | 0.00 | 1: Enabled | | INT1_EN:<br>0x1A | Bit[10]:<br>SELF_TEST_<br>INT_EN | Enables interrupt reporting for ADC self-diagnostics OV/UV conditions. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT1_EN:<br>0x1A | Bit[11]:<br>BAL_DONE_<br>INT_EN | Enables interrupt reporting for completed cell-balancing. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | INT_TYPE0:<br>0x1B | Bits[1:0]:<br>VTOP_UV_INT_<br>TYPE | Controls the triggering logic for a battery pack UV interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising | R/W | 0x0 | N/A | | | | and falling edges of the input status signal | | | | | INT_TYPE0:<br>0x1B | Bits[3:2]:<br>VTOP_OV_INT_<br>TYPE | Controls the triggering logic for a battery pack OV interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE0:<br>0x1B | Bits[5:4]:<br>NTC_COLD_<br>INT_TYPE | Controls the triggering logic for an NTC cold cell monitor interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE0:<br>0x1B | Bits[7:6]:<br>NTC_HOT_INT_<br>TYPE | Controls the triggering logic for an NTC hot cell monitor interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE1:<br>0x1C | Bits[9:8]:<br>REGIN_INT_<br>TYPE | Controls the triggering logic for a REGIN interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | |--------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----| | INT_TYPE1:<br>0x1C | Bits[11:10]:<br>3V3_INT_TYPE | Controls the triggering logic for a 3V3 interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE1:<br>0x1C | Bits[13:12]:<br>VDD_INT_TYPE | Controls the triggering logic for a VDD interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE2:<br>0x1D | Bits[1:0]:<br>CELL_DEAD_<br>INT_TYPE | Controls the triggering logic for a dead cell interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE2:<br>0x1D | Bits[3:2]:<br>CELL_<br>MISMATCH_<br>INT_TYPE | Controls the triggering logic for a mismatched cell interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE2:<br>0x1D | Bits[5:4]:<br>DIE_TEMP_INT_<br>TYPE | Controls the triggering logic for a die temperature interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | |--------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------------| | INT_TYPE2:<br>0x1D | Bits[7:6]:<br>PCB_MNTR_<br>TEMP_INT_<br>TYPE | Controls the triggering logic for an NTC hot PCB monitor interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | INT_TYPE2:<br>0x1D | Bits[11:10]:<br>SELF_TEST_<br>INT_TYPE | Controls the triggering logic for a self-diagnostic interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | MASK_INT0:<br>0x1E | Bits[0]:<br>CELL_OV_<br>MASK | Enables clearing the cell OV interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT0:<br>0x1E | Bit[1]:<br>CELL_UV_<br>MASK | Enables clearing the cell UV interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT0:<br>0x1E | Bit[2]:<br>VTOP_UV_<br>MASK | Enables clearing the VTOP UV interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT0:<br>0x1E | Bit[3]:<br>VTOP_OV_<br>MASK | Enables clearing the VTOP OV interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT0:<br>0x1E | Bit[5]:<br>OC_MASK | Enables clearing the OC interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | |--------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------------| | MASK_INT0:<br>0x1E | Bit[6]:<br>NTCS_CELL_<br>COLD_MASK | Enables clearing the NTC cold cell interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT0:<br>0x1E | Bit[7]:<br>NTCS_CELL_<br>HOT_MASK | Enables clearing the NTC hot cell interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[0]:<br>SELF_TEST_<br>MASK | Enables clearing the self-test interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[1]:<br>REGIN_MASK | Enables clearing the REGIN interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[2]:<br>3V3_MASK | Enables clearing the 3V3 interrupt flag<br>and pulls the interrupt pin low, unless<br>there are other interrupts pending.<br>When disabled, the interrupt process<br>can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[3]:<br>VDD_MASK | Enables clearing the VDD interrupt flag<br>and pulls the interrupt pin low, unless<br>there are other interrupts pending.<br>When disabled, the interrupt process<br>can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[6]:<br>CELL_MSMT_<br>MASK | Enables clearing the mismatched cell interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[7]:<br>DIE_TEMP_<br>DIG_MASK | Enables clearing the die temperature interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | MASK_INT1:<br>0x1F | Bit[8]:<br>PCB_MNTR_<br>HOT_MASK | Enables clearing the NTC hot PCB monitor interrupt flag and pulls the interrupt pin low, unless there are other interrupts pending. When disabled, the interrupt process can set the interrupt flag again. | R/W | 0x0 | 0: Disabled<br>1: Enabled | ## **Over-Current (OC)** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|-----------------------------------| | | | Reports whether a latched discharge OC event has been detected. | | | | | | | The latched value depends on the interrupt type (e.g. rising, falling, or rising and falling) selected by OC_DCHG_INT_TYPE. | | | | | OC_STATUS:<br>0x27 | Bit[0]:<br>OC_DCHG_STS | For a rising edge type, the bit is set to 1 if a rising edge is detected. For a falling edge type, the bit is set to 1 if a falling edge is detected. For a rising and falling edge type, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | This status bit can be cleared with OVER_CURR_INT_CLEAR. | | | | | | | Reports whether a latched charge OC event has been detected. | | | | | | | The latched value depends on the interrupt type (e.g. rising, falling, or rising and falling) selected by OC_CHG_INT_TYPE. | | | | | OC_STATUS:<br>0x27 | Bit[1]:<br>OC_CHG_STS | For a rising edge type, the bit is set to 1 if a rising edge is detected. For a falling edge type, the bit is set to 1 if a falling edge is detected. For a rising and falling edge type, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | This status bit can be cleared with OVER_CURR_INT_CLEAR. | | | | | OC_STATUS:<br>0x27 | Bit[8]:<br>OC_DCHG_RT_<br>STS | Reports whether a discharge OC event has been detected in real time. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | OC_STATUS:<br>0x27 | Bit[9]:<br>OC_CHG_RT_<br>STS | Reports whether a charge OC event has been detected in real time. | Read-only | 0x0 | 0: Not detected 1: Detected | | OCFT_CTRL:<br>0x2A | Bit[0]:<br>OC_DCHG_EN_<br>CTRL | Enables discharge OC monitoring. When disabled, this interrupt or alarm cannot be triggered, regardless of whether those bits are enabled. | R/W (can<br>lock to<br>read-only) | 0x1 (MTP) | 0: Disabled<br>1: Enabled | | OCFT_CTRL:<br>0x2A | Bit[1]:<br>OC_CHG_EN_<br>CTRL | Enables charge OC monitoring. When disabled, this interrupt or alarm cannot be triggered, regardless of whether those bits are enabled. | R/W (can lock to read-only) | 0x1 (MTP) | 0: Disabled<br>1: Enabled | | OCFT_CTRL:<br>0x2A | Bit[2]:<br>OC_DCHG_INT_<br>EN | Enables the interrupt for a discharge OC. OC_DCHG_EN_CTRL must be enabled for this bit to be effective. | R/W | 0x0 | 0: Disabled<br>1: Enabled | | OCFT_CTRL:<br>0x2A | Bit[3]:<br>OC_CHG_INT_<br>EN | Enables the interrupt for a charge OC. OC_CHG_EN_CTRL must be enabled for this bit to be effective. | R/W | 0x0 | 0: Disabled<br>1: Enabled | |--------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|-------------------------------------------------------------------| | SCFT_CTRL:<br>0x2A | Bit[4]:<br>OC_DCHG_<br>ALARM_EN | Enables the alarm for a discharge OC event. OC_DCHG_EN_CTRL must be enabled for this bit to be effective. | R/W (can lock to read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | SCFT_CTRL:<br>0x2A | Bit[5]:<br>OC_CHG_<br>ALARM_EN | Enables the alarm for a charge OC event. OC_CHG_EN_CTRL must be enabled for this bit to be effective. | R/W (can lock to read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | OCFT_CTRL:<br>0x2A | Bits[13:12]:<br>OC_DCHG_INT_<br>TYPE | Controls the triggering logic for discharge OC interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | OCFT_CTRL:<br>0x2A | Bits[15:14]:<br>OC_CHG_INT_<br>TYPE | Controls the triggering logic for charge OC interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x0 | N/A | | DSGOC_CFG:<br>0x2B | Bits[4:0]:<br>OC_DCHG_LIM | Configures the OC discharge threshold. With a 1x range (OC_DCHG_RNG = 0), the smallest available code is 5.5mV. With a 3x range (OC_DCHG_RNG = 1), the minimum code is 16.5mV. This threshold has an offset equal to the LSB, meaning 0x00 = 5.5mV with a 1x range and 0x00 = 16.5mV with a 3x range. The full-scale range depends on SC_DCHG_RNG (176mV for 1x, and 528mV for 3x). | R/W (can<br>lock to<br>read-only) | 0x11 (MTP) | N/A | | DSGOC_CFG:<br>0x2B | Bit[5]:<br>OC_DCHG_RNG | Selects the range and the LSB discharge OC threshold. | R/W (can<br>lock to<br>read-only) | N/A (MTP) | 0: 5.5mV/<br>LSB, 176mV<br>FSR<br>1: 16.5mV/<br>LSB, 528mV<br>FSR | | DSGOC_CFG:<br>0x2B | Bits[14:8]:<br>OC_DCHG_DG | Configures the discharge OC deglitch time. When OC_DCHG_DG = 0x00, there is no deglitch. This means an OC event is flagged as soon as it is detected. The response time is about 100µs. | R/W (can<br>lock to<br>read-only) | 0x01 (MTP) | LSB: 200µs,<br>RNG: 100µs<br>to 25500µs,<br>0x00: 100µs | |--------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|-----------------------------------------------------------------| | CHGOC_CFG:<br>0x2C | Bits[4:0]:<br>OC_CHG_LIM | Configures the charge OC threshold. With a 1x range (OC_CHG_RNG = 0), the smallest available code is 2.5mV. With a 3x range (OC_CHG_RNG = 1), the minimum code is 7.5mV. The limit has an offset equal to the LSB, meaning 0x00 = 2.5mV with a 1x range and 0x00 = 7.5mV with a 3x range. The full-scale range depends on the OC_CHG_RNG (80mV for 1x, and 240mV for 3x). | R/W (can<br>lock to<br>read-only) | 0x11 (MTP) | N/A | | CHGOC_CFG:<br>0x2C | Bit[5]:<br>OC_CHG_RNG | Selects the range and the LSB for the charge OC threshold. | R/W (can<br>lock to<br>read-only) | 0x0 (MTP) | 0: 2.5mV/<br>LSB, 80mV<br>FSR<br>1: 7.5mV/<br>LSB, 240mV<br>FSR | | CHGOC_CFG:<br>0x2C | Bits[14:8]:<br>OC_CHG_DG | Configures the charge OC deglitch time. When OC_CHG_DG = 0x00, there is no deglitch. This means an OC event is flagged as soon as it is detected. The response time is about 100µs. | R/W (can<br>lock to<br>read-only) | 0x08 (MTP) | LSB: 200µs,<br>RNG: 100µs<br>to 25500µs,<br>0x00: 100µs | ## Over-Voltage (OV), Under-Voltage (UV), Dead Cell, and Mismatched Cell | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-----------------------------------| | RD_CELL_UV: | Bit[0]:<br>CELL_1_UV_ | Reports whether an UV condition has been detected on cell 1. Send an interrupt UV clear to clear this bit. | Read-only | 0x0 | 0: Not<br>detected | | 0x2D | STS | 0: No UV event has been detected 1: A UV event has been detected | , | | 1: Detected | | RD_CELL_UV:<br>0x2D | Bit[1]:<br>CELL_2_UV_ | Reports whether a UV condition has been detected on cell 2. Send an interrupt UV clear to clear this bit. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | UXZD | STS | 0: No UV event has been detected 1: A UV event has been detected | | | | | RD_CELL_UV:<br>0x2D | Bit[2]:<br>CELL_3_UV_<br>STS | Reports whether a UV condition has been detected on cell 3. Send an interrupt UV clear to clear this bit. | Read-only | 0x0 | 0: Not<br>detected | | | | 0: No UV event has been detected 1: A UV event has been detected | | | 1: Detected | | RD_CELL_UV:<br>0x2D | Bit[3]:<br>CELL_4_UV_<br>STS | Reports whether a UV condition has been detected on cell 4. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |---------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_UV:<br>0x2D | Bit[4]:<br>CELL_5_UV_<br>STS | Reports whether a UV condition has been detected on cell 5. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[5]:<br>CELL_6_UV_<br>STS | Reports whether a UV condition has been detected on cell 6. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[6]:<br>CELL_7_UV_<br>STS | Reports whether a UV condition has been detected on cell 7. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[7]:<br>CELL_8_UV_<br>STS | Reports whether a UV condition has been detected on cell 8. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[8]:<br>CELL_9_UV_<br>STS | Reports whether a UV condition has been detected on cell 9. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[9]:<br>CELL_10_UV_<br>STS | Reports whether a UV condition has been detected on cell 10. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[10]:<br>CELL_11_UV_<br>STS | Reports whether a UV condition has been detected on cell 11. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[11]:<br>CELL_12_UV_<br>STS | Reports whether a UV condition has been detected on cell 12. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[12]:<br>CELL_13_UV_<br>STS | Reports whether a UV condition has been detected on cell 13. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[13]:<br>CELL_14_UV_<br>STS | Reports whether a UV condition has been detected on cell 14. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |---------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_UV:<br>0x2D | Bit[14]:<br>CELL_15_UV_<br>STS | Reports whether a UV condition has been detected on cell 15. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_UV:<br>0x2D | Bit[15]:<br>CELL_16_UV_<br>STS | Reports whether a UV condition has been detected on cell 16. Send an interrupt UV clear to clear this bit. 0: No UV event has been detected 1: A UV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[0]:<br>CELL_1_OV_<br>STS | Reports whether an OV condition has been detected on cell 1. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[1]:<br>CELL_2_OV_<br>STS | Reports whether an OV condition has been detected on cell 2. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[2]:<br>CELL_3_OV_<br>STS | Reports whether an OV condition has been detected on cell 3. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[3]:<br>CELL_4_OV_<br>STS | Reports whether an OV condition has been detected on cell 4. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[4]:<br>CELL_5_OV_<br>STS | Reports whether an OV condition has been detected on cell 5. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[5]:<br>CELL_6_OV_<br>STS | Reports whether an OV condition has been detected on cell 6. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[6]:<br>CELL_7_OV_<br>STS | Reports whether an OV condition has been detected on cell 7. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[7]:<br>CELL_8_OV_<br>STS | Reports whether an OV condition has been detected on cell 8. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |---------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_OV:<br>0x2E | Bit[8]:<br>CELL_9_OV_<br>STS | Reports whether an OV condition has been detected on cell 9. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[9]:<br>CELL_10_OV_<br>STS | Reports whether an OV condition has been detected on cell 10. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[10]:<br>CELL_11_OV_<br>STS | Reports whether an OV condition has been detected on cell 11. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[11]:<br>CELL_12_OV_<br>STS | Reports whether an OV condition has been detected on cell 12. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[12]:<br>CELL_13_OV_<br>STS | Reports whether an OV condition has been detected on cell 13. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[13]:<br>CELL_14_OV_<br>STS | Reports whether an OV condition has been detected on cell 14. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[14]:<br>CELL_15_OV_<br>STS | Reports whether an OV condition has been detected on cell 15. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_OV:<br>0x2E | Bit[15]:<br>CELL_16_OV_<br>STS | Reports whether an OV condition has been detected on cell 16. Send an interrupt OV clear to clear this bit. 0: No OV event has been detected 1: An OV event has been detected | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>MSMT:<br>0x2F | Bit[0]:<br>CELL_1_MSMT_<br>STS | Reports the cell 1 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | | | Paparts the cell 2 miamatah | | | | |---------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|---------------------| | RD_CELL_<br>MSMT:<br>0x2F | Bit[1]:<br>CELL_2_MSMT_<br>STS | Reports the cell 2 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[2]:<br>CELL_3_MSMT_<br>STS | Reports the cell 3 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[3]:<br>CELL_4_MSMT_<br>STS | Reports the cell 4 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[4]:<br>CELL_5_MSMT_<br>STS | Reports the cell 5 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[5]:<br>CELL_6_MSMT_<br>STS | Reports the cell 6 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[6]:<br>CELL_7_MSMT_<br>STS | Reports the cell 7 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[7]:<br>CELL_8_MSMT_<br>STS | Reports the cell 8 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[8]:<br>CELL_9_MSMT_<br>STS | Reports the cell 9 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | | | | | | , | |---------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_<br>MSMT:<br>0x2F | Bit[9]:<br>CELL_10_<br>MSMT_STS | Reports the cell 10 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[10]:<br>CELL_11_<br>MSMT_STS | Reports the cell 11 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[11]:<br>CELL_12_<br>MSMT_STS | 1: A mismatch has been detected Reports the cell 12 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[12]:<br>CELL_13_<br>MSMT_STS | Reports the cell 13 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[13]:<br>CELL_14_<br>MSMT_STS | Reports the cell 14 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[14]:<br>CELL_15_<br>MSMT_STS | Reports the cell 15 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>MSMT:<br>0x2F | Bit[15]:<br>CELL_16_<br>MSMT_STS | Reports the cell 16 mismatch interrupt status. Clear a mismatch with CELL_MISMATCH_INT_CLEAR. 0: No mismatch 1: A mismatch has been detected. | Read-only | 0x0 | 0: False<br>1: True | | RD_CELL_<br>DEAD:<br>0x30 | Bit[0]:<br>CELL_1_DEAD_<br>STS | Reports cell 1's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[1]:<br>CELL_2_DEAD_<br>STS | Reports cell 2's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |---------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_<br>DEAD:<br>0x30 | Bit[2]:<br>CELL_3_DEAD_<br>STS | Reports cell 3's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[3]:<br>CELL_4_DEAD_<br>STS | 1: This cell is dead Reports cell 4's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | 1: This cell is dead Reports cell 5's dead interrupt status. If CELL_DEAD_STS_SEL = | | | | | RD_CELL_<br>DEAD:<br>0x30 | Bit[4]:<br>CELL_5_DEAD_<br>STS | 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | 0: This cell is not dead<br>1: This cell is dead | | | | | RD_CELL_<br>DEAD:<br>0x30 | Bit[5]:<br>CELL_6_DEAD_<br>STS | Reports cell 6's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | 0: This cell is not dead<br>1: This cell is dead | | | | | RD_CELL_<br>DEAD:<br>0x30 | Bit[6]:<br>CELL_7_DEAD_<br>STS | Reports cell 7's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | 0: This cell is not dead<br>1: This cell is dead | | | | | RD_CELL_<br>DEAD:<br>0x30 | Bit[7]:<br>CELL_8_DEAD_<br>STS | Reports cell 8's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |---------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_CELL_<br>DEAD:<br>0x30 | Bit[8]:<br>CELL_9_DEAD_<br>STS | Reports cell 9's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[9]:<br>CELL_10_<br>DEAD_STS | Reports cell 10's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | | | 1: This cell is flot dead | | | | | RD_CELL_<br>DEAD:<br>0x30 | Bit[10]:<br>CELL_11_<br>DEAD_STS | Reports cell 11's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[11]:<br>CELL_12_<br>DEAD_STS | Reports cell 12's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[12]:<br>CELL_13_<br>DEAD_STS | Reports cell 13's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[13]:<br>CELL_14_<br>DEAD_STS | Reports cell 14's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |----------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------------------------------------------------| | RD_CELL_<br>DEAD:<br>0x30 | Bit[14]:<br>CELL_15_<br>DEAD_STS | Reports cell 15's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_CELL_<br>DEAD:<br>0x30 | Bit[15]:<br>CELL_16_<br>DEAD_STS | Reports cell 16's dead interrupt status. If CELL_DEAD_STS_SEL = 0, this bit indicates the interrupt status; if CELL_DEAD_STS_SEL = 1, this bit indicates the real-time status. 0: This cell is not dead 1: This cell is dead | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | CELL_MSMT_<br>STS:<br>0x33 | Bits[9:0]:<br>CELL_MSMT_<br>DELTA | Reports the voltage difference between the cell with the lowest voltage and the cell with the highest voltage. If the interrupt is disabled, this bit indicates the real-time status; otherwise, this bit is latched at the interrupt and returns to the real-time status after being cleared. | Read-only | 0x000 | LSB: 4.88mV,<br>RNG: 0mV to<br>4997.12mV,<br>000: 0mV | | CELL_MSMT_<br>STS:<br>0x33 | Bits[13:10]:<br>CELL_MSMT_<br>LOWER | Reports the cell with the lowest voltage. If the interrupt is disabled, this bit indicates the real-time status; otherwise, this bit is latched at the interrupt and returns to the real-time status after being cleared. 0x0: Cell 1 0xF: Cell 16 | Read-only | 0x0 | N/A | | CELL_MSMT_<br>STS:<br>0x33 | Bit[14]:<br>CELL_MSMT_<br>RT_STS | Reports the real-time cell mismatch status. 0: There is no mismatch 1: A mismatch has been detected | Read-only | 0x0 | N/A | | PACKFT_<br>CTRL:<br>0x34 | Bit[0]:<br>VTOP_UV_EN_<br>CTRL | Enables the monitoring for the battery pack (VTOP) UV alarm. | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | PACKFT_<br>CTRL:<br>0x34 | Bit[4]:<br>VTOP_OV_EN_<br>CTRL | Enables the monitoring for the battery pack (VTOP) OV alarm | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | PACKFT_<br>CTRL:<br>0x34 | Bit[8]:<br>CELL_DEAD_EN | Enables dead cell monitoring. This bit must be enabled to trigged dead cell interrupts. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | | Τ | T | ı | | 1 | |--------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-----------------------------------| | PACKFT_<br>CTRL:<br>0x34 | Bit[10]:<br>CELL_DEAD_<br>STS_SEL | O: Show the latched dead cell status going to the interrupt controller Show the real-time dead cell status | R/W | 0x0 | N/A | | PACKFT_<br>CTRL:<br>0x34 | Bit[11]:<br>CELL_MSMT_<br>EN | Disable cell mismatch logic Enable cell mismatch logic | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | PACKFT_<br>CTRL:<br>0x34 | Bit[14]:<br>CELL_DEAD_<br>LOG_STS | Reports whether a dead cell event has been detected. This status is not cleared by shutdown. It must be cleared with CELL_DEAD_DET_CLEAR. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | PACKFT_<br>CTRL:<br>0x34 | Bit[15]:<br>CELL_DEAD_<br>DET_CLEAR | Set this bit to 1 to clear the dead cell status. This is a self-clearing bit. | Write-only | 0x0 | N/A | | CELLFT_CTRL:<br>0x35 | Bit[0]:<br>SYNC_RT_<br>STATUS | When this bit is turned on, it synchronizes the status bit to allow the voltage ADC monitoring input status to be cleared after it has been disabled. | R/W | 0x0 | 0: Off<br>1: On | | CELLFT_CTRL: 0x35 | Bit[1]:<br>CELL_UV_EN_<br>CTRL | Enables cell UV. This bit must be enabled to trigger UV interrupt. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | CELLFT_CTRL:<br>0x35 | Bit[4]:<br>CELL_OV_EN_<br>CTRL | Enables cell OV. This bit must be enabled to trigger OV interrupt. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | CELLFT_CTRL:<br>0x35 | Bits[8:7]:<br>CELL_UV_INT_<br>TYPE | Controls the triggering logic for cell UV interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x1 | N/A | | CELLFT_CTRL:<br>0x35 | Bits[10:9]:<br>CELL_OV_INT_<br>TYPE | Controls the triggering logic for cell OV interrupt. 0x0: Interrupt generated on input status signal high 0x1: Interrupt generated on the rising edge of the input status signal 0x2: Interrupt generated on the falling edge of the input status signal 0x3: Interrupt generated on the rising and falling edges of the input status signal | R/W | 0x1 | N/A | | CELLFT_CTRL:<br>0x35 | Bit[11]:<br>CELL_UV_STS_<br>SEL | Selects what each of the CELL_x_UV_STS bits report. 0: Report the latched cell x status going to the interrupt controller 1: Report the latest outcome of the cell x UV check | R/W | 0x0 | N/A | | | | T | T. | | | |----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|------------------------------------------------------------| | CELLFT_CTRL:<br>0x35 | Bit[12]:<br>CELL_OV_STS_<br>SEL | Selects what each of the CELL_x_OV_STS bits report. 0: Report the latched cell x status going to the interrupt controller 1: Report the latest outcome of the cell x OV check | R/W | 0x0 | N/A | | CELL_HYST:<br>0x36 | Bits[7:4]:<br>CELL_UV_HYST | Sets the cell UV threshold hysteresis. | R/W | 0xA (OTP) | LSB: 19.5mV<br>RNG: 0mV to<br>292.5mV<br>0: 0mV | | CELL_HYST:<br>0x36 | Bits[11:8]:<br>CELL_OV_HYST | Sets the cell OV threshold hysteresis. | R/W | 0xA (OTP) | LSB: 19.5mV<br>RNG: 0mV to<br>292.5mV<br>0: 0mV | | PACK_UV_OV:<br>0x37 | Bit[0]:<br>VTOP_UV_RT_<br>STS | Reports the real-time result of the VTOP vs. UV threshold comparison. Depending on the settings, a hysteresis is applied to the threshold for comparison. 0: VTOP ≥ UV threshold 1: VTOP < UV threshold | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | PACK_UV_OV:<br>0x37 | Bits[7:2]:<br>VTOP_UV_<br>HYST | Sets the battery pack UV threshold hysteresis. | R/W | 0x20 (MTP) | LSB:<br>78.125mV<br>RNG: 0mV to<br>4921.875mV<br>00: 0mV | | PACK_UV_OV:<br>0x37 | Bit[8]:<br>VTOP_OV_RT_<br>STS | Reports the real-time result of the VTOP vs. OV threshold comparison. Depending on the settings, a hysteresis is applied to the threshold for comparison. 0: VTOP ≤ OV threshold | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | PACK_UV_OV:<br>0x37 | Bits[15:10]:<br>VTOP_OV_<br>HYST | 1: VTOP > OV threshold Sets the battery pack OV threshold hysteresis. | R/W | 0x20 (MTP) | LSB:<br>78.125mV<br>RNG: 0mV to<br>4921.875mV<br>0x00: 0mV | | CELL_UV:<br>0x38 | Bits[7:0]:<br>CELL_UV | Configures the cell UV threshold. | R/W (can<br>lock to<br>read-only) | 0x98 (MTP) | LSB:<br>19.53mV<br>RNG: 0mV to<br>4980.15mV<br>0x00: 0mV | | CELL_UV:<br>0x38 | Bits[11:8]:<br>CELL_UV_DG | Sets the cell UV deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. Ox0: A UV condition is reported as soon as the UV threshold is reached Ox1: A UV condition is reported when the current (and previous) protection readings violate the cell UV threshold OxF: A UV condition is reported when a total of 16 protection cycles violate the cell UV threshold | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | | CELL_OV:<br>0x39 | Bits[7:0]:<br>CELL_OV | Configures the cell OV threshold. | R/W (can<br>lock to<br>read-only) | 0XD7 (MTP) | LSB:<br>19.53mV<br>RNG: 0mV to<br>4980.15mV<br>0x00: 0mV | |------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|-------------------------------------------------------------| | CELL_OV:<br>0x39 | Bits[11:8]:<br>CELL_OV_DG | Sets the cell OV deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. 0x0: An OV condition is reported as soon as the OV threshold is reached 0x1: An OV condition is reported when the current (and previous) protection readings violate the cell OV threshold 0xF: An OV condition is reported when a total of 16 protection cycles violate the cell UV threshold | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | | PACK_UV:<br>0x3A | Bits[11:0]:<br>VTOP_UV_LIMIT | Configures the pack UV threshold. | R/W | 0x948 (MTP) | LSB:<br>19.531mV<br>RNG: 0mV to<br>79979.5mV<br>0x000: 0mV | | PACK_UV:<br>0x3A | Bits[15:12]:<br>VTOP_UV_DG | Sets the VTOP UV deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. 0x0: A UV condition is reported as soon as the UV threshold is reached 0x1: A UV condition is reported when the current (and previous) protection readings violate the VTOP UV threshold 0xF: A UV condition is reported when a total of 16 protection cycles violate the VTOP UV threshold | R/W | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | | PACK_OV:<br>0x3B | Bits[11:0]:<br>VTOP_OV_<br>LIMIT | Configures the pack OV threshold. | R/W | 0xD71<br>(MTP) | LSB:<br>19.531mV<br>RNG: 0mV to<br>79979.5mV,<br>0x000: 0mV | | PACK_OV:<br>0x3B | Bits[15:12]:<br>VTOP_OV_DG | Sets the VTOP OV deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. 0x0: An OV condition is reported as soon as the OV threshold is reached 0x1: An OV condition is reported when the current (and previous) protection readings violate the VTOP OV threshold 0xF: An OV condition is reported when a total of 16 protection cycles violate the VTOP OV threshold | R/W | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | | CELL_DEAD_<br>THR:<br>0x3C | Bits[6:0]:<br>CELL_DEAD_<br>LIMIT | Configures the dead cell threshold. | R/W | 0x68 (MTP) | LSB:<br>19.53mV<br>RNG: 0mV to<br>2480.31mV<br>0x00: 0mV | |----------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----------------------------------------------------------| | CELL_DEAD_<br>THR:<br>0x3C | Bits[10:7]:<br>CELL_DEAD_<br>DGL_N | Sets the dead cell deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. Ox0: A dead cell condition is reported as soon as the dead cell threshold is reached Ox1: A dead cell condition is reported when the current (and previous) protection readings violate the dead cell threshold OxF: A dead cell condition is reported when a total of 16 protection cycles violate the dead cell threshold | R/W | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | | CELL_MSMT:<br>0x3D | Bits[4:0]:<br>MSMT_TH | Sets the mismatched cell threshold. The weight of each bit is below: Bit[4]: 625mV Bit[3]: 312.5mV Bit[2]: 156.25mV Bit[1]: 78.1mV Bit[0]: 39mV | R/W | 0x02 (OTP) | N/A | | CELL_MSMT:<br>0x3D | Bits[8:5]:<br>CELL_MSMT_<br>DGL_N | Sets the mismatched cell deglitch delay, which can be set between 1 reading (no deglitch) and 16 readings. Ox0: A mismatched cell condition is reported as soon as the dead cell threshold is reached Ox1: A mismatched cell condition is reported when the current (and previous) protection readings violate the mismatched cell threshold OxF: A mismatched cell condition is reported when a total of 16 protection cycles violate the mismatched cell threshold | R/W | 0x0 (OTP) | LSB: 1 update<br>RNG: 1 to 16<br>update(s)<br>0: 1 update | ### **NTC** and Die Temperature | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------------| | | | Reports the NTC1 hot cell interrupt status. | | | | | | | 0: No interrupt detected 1: An interrupt was detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[0]:<br>NTC1_CELL_<br>HOT_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | Reports the NTC2 hot cell interrupt status. | | | | | | | 0: No interrupt detected 1: An interrupt was detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[1]:<br>NTC2_CELL_<br>HOT_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | Reports the NTC3 hot cell interrupt status. | | | | | | | 0: No interrupt detected 1: An interrupt was detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[2]:<br>NTC3_CELL_<br>HOT_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | RD_NTC_DIE:<br>0x3E | Bit[3]:<br>NTC4_CELL_<br>HOT_STS | Reports the NTC4 hot cell interrupt status. 0: No interrupt detected 1: An interrupt was detected The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | |---------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----| | RD_NTC_DIE:<br>0x3E | Bit[4]:<br>NTC1_CELL_<br>COLD_STS | Reports the NTC1 cold cell interrupt status. 0: No interrupt detected 1: An interrupt was detected The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | RD_NTC_DIE:<br>0x3E | Bit[5]:<br>NTC2_CELL_<br>COLD_STS | Reports the NTC2 cold cell interrupt status. 0: No interrupt detected 1: An interrupt was detected The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | T | T | I | | | |---------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----| | | | Reports the NTC3 cold cell interrupt status. | | | | | | | O: No interrupt detected 1: An interrupt was detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[6]:<br>NTC3_CELL_<br>COLD_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | Reports the NTC4 cold cell interrupt status. | | | | | | | O: No interrupt detected 1: An interrupt was detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[7]:<br>NTC4_CELL_<br>COLD_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | Reports the NTC1 hot PCB interrupt status. Depending on PCB_MNTR_STS_SEL, this bit may report the latched status or the real-time status. | | | | | RD_NTC_DIE:<br>0x3E | Bit[8]:<br>NTC1_PCB_<br>MNTR_HOT_<br>STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | If PCB_MNTR_STS_SEL reports the real-time status: | | | | | | | 0: The NTC1 PCB temperature is within its normal range 1: The NTC1 PCB temperature is too hot | | | | | | | If PCB_MNTR_STS_SEL reports the latched status: | | | | | | | 0: No interrupt has been detected 1: An interrupt has been detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[9]:<br>NTC2_PCB_<br>MNTR_HOT_<br>STS | Reports the NTC2 hot PCB interrupt status. Depending on PCB_MNTR_STS_SEL, this bit may report the latched status or the real-time status. The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge, the bit is set to 1 if a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. If PCB_MNTR_STS_SEL reports the real-time status: 0: The NTC2 PCB temperature is within its normal range 1: The NTC2 PCB temperature is too hot If PCB_MNTR_STS_SEL reports the latched status: | Read-only | 0x0 | N/A | |---------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----| | | | No interrupt has been detected An interrupt has been detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[10]:<br>NTC3_PCB_<br>MNTR_HOT_<br>STS | Reports the NTC3 hot PCB interrupt status. Depending on PCB_MNTR_STS_SEL, this bit may report the latched status or the real-time status. The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. If PCB_MNTR_STS_SEL reports the real-time status: 0: The NTC3 PCB temperature is within its normal range | Read-only | 0x0 | N/A | | | | 1: The NTC3 PCB temperature is too hot If PCB_MNTR_STS_SEL reports the latched status: | | | | | | | 0: No interrupt has been detected 1: An interrupt has been detected | | | | | | | Poporto the NTC4 hat DCB interment | | | | |---------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----| | RD_NTC_DIE:<br>0x3E | Bit[11]:<br>NTC4_PCB_<br>MNTR_HOT_<br>STS | Reports the NTC4 hot PCB interrupt status. Depending on PCB_MNTR_STS_SEL, this bit may report the latched status or the real-time status. The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. If PCB_MNTR_STS_SEL reports the real-time status: 0: The NTC4 PCB temperature is within its normal range 1: The NTC4 PCB temperature is too hot | Read-only | 0x0 | N/A | | | | If PCB_MNTR_STS_SEL reports the latched status: | | | | | | | 0: No interrupt has been detected 1: An interrupt has been detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[13]:<br>DIE_TEMP_<br>DIG_BT_STS | Reports the real-time digital die temperature status, based on the result of the latest comparison between the digital die temperature reading and the associated hot threshold. | Read-only | 0x0 | N/A | | | DIG_RT_STS | O: The die temperature is within its normal range 1: The digital die temperature is too hot | | | | | | | Reports the die temperature interrupt status. | | | | | RD_NTC_DIE:<br>0x3E | Bit[14]:<br>DIE_TEMP_<br>DIG_STS | The latched value depends on the selected interrupt type (e.g. rising, falling, or rising and falling). For a rising edge, the bit is set to 1 if a rising edge is detected. For a falling edge, the bit is set to 1 if a falling edge is detected. For a rising and falling edge, the bit is set to 1 if either edge is detected. For a level, the bit is set to 1 if the source signal is high. | Read-only | 0x0 | N/A | | | | This bit is cleared by DIE_TEMP_DIG_CLEAR. | | | | | | | O: No digital die temperature event has been detected T: The digital die temperature event has been detected O: No digital die temperature event has been detected | | | | | RD_NTC_DIE:<br>0x3E | Bit[15]:<br>DIE_TEMP_<br>ANA_EVENT | Obtains the status from analog circuit recordings after a hot die temperature event. This bit cannot be read in real time, since digital logic is shutdown when this event occurs. This bit is cleared by DIE_TEMP_ANA_CLEAR. 0: The die temperature is within its normal range 1: The analog die temperature is too hot | Read-only | 0x0 | N/A | |---------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-----------------------------------------------------------------------------------------| | RD_V_NTC4_<br>LR:<br>0x3F | Bits[9:0]:<br>NTC4_VALUE | Reports the NTC4 autonomous hardware monitoring ADC reading. NTC4 monitoring is controlled by NTC4_EN, thus this register updates when hardware voltage monitoring is requested and NTC4_EN is enabled. | Read-only | 0x000 | LSB:<br>0.09766% of<br>NTCB<br>RNG: 0% to<br>99.906% of<br>NTCB<br>0x000: 0% of<br>NTCB | | RD_V_NTC4_<br>LR:<br>0x3F | Bit[12]:<br>NTC1_CELL_<br>COLD_RT_STS | Reports the NTC1 cold cell real-time status. 0: The NTC1 temperature is within its normal range 1: The NTC1 temperature is too cold | Read-only | 0x0 | N/A | | RD_V_NTC4_<br>LR:<br>0x3F | Bit[13]:<br>NTC2_CELL_<br>COLD_RT_STS | Reports the NTC2 cold cell real-time status. 0: The NTC2 temperature is within its normal range 1: The NTC2 temperature is too cold | Read-only | 0x0 | N/A | | RD_V_NTC4_<br>LR:<br>0x3F | Bit[14]:<br>NTC3_CELL_<br>COLD_RT_STS | Reports the NTC3 cold cell real-time status. 0: The NTC3 temperature is within its normal range 1: The NTC3 temperature is too cold | Read-only | 0x0 | N/A | | RD_V_NTC4_<br>LR:<br>0x3F | Bit[15]:<br>NTC4_CELL_<br>COLD_RT_STS | Reports the NTC4 cold cell real-time status. 0: The NTC4 temperature is within its normal range 1: The NTC4 temperature is too cold | Read-only | 0x0 | N/A | | RD_V_NTC3_<br>LR:<br>0x40 | Bits[9:0]:<br>NTC3_VALUE | Reports the NTC3 autonomous hardware monitoring ADC reading. NTC3 monitoring is controlled by NTC3_EN, thus this register updates when hardware voltage monitoring is requested and NTC3_EN is enabled. | Read-only | 0x000 | LSB:<br>0.09766% of<br>NTCB<br>RNG: 0% to<br>99.906% of<br>NTCB<br>0x000: 0% of<br>NTCB | | RD_V_NTC3_<br>LR:<br>0x40 | Bit[12]:<br>NTC1_CELL_<br>HOT_RT_STS | Reports the NTC1 hot cell real-time status. 0: The NTC1 temperature is within its normal range 1: The NTC1 temperature is too hot | Read-only | 0x0 | N/A | | RD_V_NTC3_<br>LR:<br>0x40 | Bit[13]:<br>NTC2_CELL_<br>HOT_RT_STS | Reports the NTC2 hot cell real-time status. 0: The NTC2 temperature is within its normal range 1: The NTC2 temperature is too hot | Read-only | 0x0 | N/A | |---------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-----------------------------------------------------------------------------------------| | RD_V_NTC3_<br>LR:<br>0x40 | Bit[14]:<br>NTC3_CELL_<br>HOT_RT_STS | Reports the NTC3 hot cell real-time status. 0: The NTC3 temperature is within its normal range 1: The NTC3 temperature is too hot | Read-only | 0x0 | N/A | | RD_V_NTC3_<br>LR:<br>0x40 | Bit[15]:<br>NTC4_CELL_<br>HOT_RT_STS | Reports the NTC4 hot cell real-time status. 0: The NTC4 temperature is within its normal range 1: The NTC4 temperature is too hot | Read-only | 0x0 | N/A | | RD_V_NTC2_<br>LR:<br>0x41 | Bits[9:0]:<br>NTC2_VALUE | Reports the NTC2 autonomous hardware monitoring ADC reading. NTC2 monitoring is controlled by NTC2_EN, so this register updates when hardware voltage monitoring is requested and NTC2_EN is enabled. | Read-only | 0x000 | LSB:<br>0.09766% of<br>NTCB<br>RNG: 0% to<br>99.906% of<br>NTCB<br>0x000: 0% of<br>NTCB | | RD_V_NTC1_<br>LR:<br>0x42 | Bits[9:0]:<br>NTC1_VALUE | Reports the NTC1 autonomous hardware monitoring ADC reading. NTC1 monitoring is controlled by NTC1_EN, so this register updates when hardware voltage monitoring is requested and NTC1_EN is enabled. | Read-only | 0x000 | LSB:<br>0.09766% of<br>NTCB<br>RNG: 0% to<br>99.906% of<br>NTCB<br>0x000: 0% of<br>NTCB | | RD_T_DIE:<br>0x43 | Bits[9:0]:<br>DIE_TEMP_V | Reports the die temperature autonomous hardware monitoring ADC reading, which can be calculated with the following equation: T = Reading x 0.474 - 269.12°C | Read-only | 0x000 | LSB: 0.474°C<br>RNG:<br>-269.12°C to<br>+215.78°C<br>0x2E3:<br>81.18°C | | NTC_CLR:<br>0x44 | Bit[2]:<br>PCB_MNTR_<br>STS_SEL | Controls the NTCx_PCB_MNTR _HOT_STS register. 0: Show the latched status going to the interrupt controller 1: Show the real-time status | R/W | 0x0 | N/A | | NTC_CLR:<br>0x44 | Bit[14]:<br>DIE_TEMP_<br>DIG_CLEAR | Write 1 to clear a digital die temperature too hot event. This bit is a self-clearing register. | Write-only | 0x0 | N/A | | NTC_CLR:<br>0x44 | Bit[15]:<br>DIE_TEMP_<br>ANA_CLEAR | Write 1 to clear an analog die too hot event. This bit is a self-clearing register. | Write-only | 0x0 | N/A | | DIE_CFG:<br>0x46 | Bit[1]:<br>DIE_TEMP_<br>DIG_EN | 0: Disable 1: Enable the digital die temperature sensor | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | NTC_CFG:<br>0x47 | Bit[0]:<br>NTC1_EN | Enables NTC1 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | | | | | | | | Bit[1]:<br>NTC1_TYPE_<br>SEL | Configures the NTC1 monitor type. 0: Cell monitor 1: PCB monitor | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit[2]:<br>NTC2_EN | Enables NTC2 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | Bit[3]:<br>NTC2_TYPE_<br>SEL | Configures the NTC2 monitor type. 0: Cell monitor 1: PCB monitor | R/W (can lock to read-only) | 0x0 (OTP) | N/A | | Bit[4]:<br>NTC3_EN | Enables NTC3 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | Bit[5]:<br>NTC3_TYPE_<br>SEL | Configures the NTC3 monitor type. 0: Cell monitor 1: PCB monitor | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | | Bit[6]:<br>NTC4_EN | Enables NTC4 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | Bit[7]:<br>NTC4_TYPE_<br>SEL | Configures the NTC4 monitor type. 0: Cell monitor 1: PCB monitor | R/W (can lock to read-only) | 0x1 (OTP) | N/A | | Bit[8]:<br>NTC3_PD_EN | Enables the internal pull-down function on NTC3. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | Bit[9]:<br>NTC4_PD_EN | Enables the internal pull-down function on NTC4. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | Bit[10]:<br>NTCB_<br>DYNAMIC_ON | Enables dynamic biasing on NTCB during ADC conversions of NTC channels. When disabled, NTCB is always enabled, which increases current consumption. | R/W<br>(can lock to<br>read-only) | 0x1 (OTP) | N/A | | Bits[9:0]:<br>NTC_CELL_<br>HOT_DISCH | Sets the discharge NTC hot cell monitor voltage threshold. The alarm is triggered if the value is equal to or below the set threshold. | R/W (can<br>lock to<br>read-only) | 0x12E<br>(MTP) | LSB: 0.09756% of NTCB RNG: 0% to 99.9% of NTCB 0x000: 0% of NTCB | | Bits[9:0]:<br>NTC_CELL_<br>COLD_DISCH | Sets the discharge NTC cold cell monitor voltage threshold. The alarm is triggered if the value exceeds the set threshold. | R/W (can<br>lock to<br>read-only) | 0x294 (MTP) | LSB: 0.09756% of NTCB RNG: 0% to 99.9% of NTCB 0x000: 0% of NTCB | | | Bit[3]: NTC2_EN Bit[3]: NTC2_TYPE_ SEL Bit[4]: NTC3_EN Bit[5]: NTC3_TYPE_ SEL Bit[6]: NTC4_EN Bit[7]: NTC4_TYPE_ SEL Bit[8]: NTC3_PD_EN Bit[9]: NTC4_PD_EN Bit[10]: NTCB_ DYNAMIC_ON Bits[9:0]: NTC_CELL_ HOT_DISCH | NTC1_TYPE_ SEL | NTC1_TYPE_ SEL D: Cell monitor 1: PCB monitor 1: PCB monitor Bit[2]: NTC2_EN Bit[3]: STC2_TYPE_ SEL D: Cell monitor 1: PCB monitor 1: PCB monitor Bit[3]: STC2_TYPE_ SEL D: Cell monitor SEL Enables NTC2 monitoring is enabled by VOLT_MONT_EN. Configures the NTC2 monitor type. O: Cell monitor SEL Bit[4]: NTC3_EN Enables NTC3 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. Bit[5]: NTC3_TYPE_ SEL Configures the NTC3 monitor type. O: Cell monitor 1: PCB monitor Configures the NTC3 monitor type. O: Cell monitor 1: PCB monitor 1: PCB monitor Bit[6]: NTC4_EN Bit[6]: NTC4_EN Bit[7]: Configures the NTC4 monitoring if the hardware voltage monitoring is enabled by VOLT_MONT_EN. Bit[7]: Configures the NTC4 monitor type. O: Cell monitor 1: PCB moni | NTC1_TYPE_ SEL 1: PCB monitor | | NTCC_OTHR_<br>CHG:<br>0x4A | Bits[9:0]:<br>NTC_CELL_<br>HOT_CHG | Sets the charge NTC hot cell monitor voltage threshold. The alarm is triggered if the value is equal to or below the set threshold. | R/W (can<br>lock to<br>read-only) | 0x12E<br>(MTP) | LSB: 0.0975% of NTCB RNG: 0% to 99.9% of NTCB 0x000: 0% of NTCB | |----------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|----------------------------------------------------------------------------------| | NTCC_UTHR_<br>CHG:<br>0x4B | Bits[9:0]:<br>NTC_CELL_<br>COLD_CHG | Sets the charge NTC cold cell monitor voltage threshold. The alarm is triggered if the value exceeds the set threshold. | R/W (can<br>lock to<br>read-only) | 0x294 (MTP) | LSB: 0.09756% of NTCB RNG: 0% to 99.9% of NTCB 0x000: 0% of NTCB | | NTCC_UTHR_<br>CHG:<br>0x4B | Bits[15:11]:<br>NTC_CELL_<br>HYST | Sets the NTC cell monitor hysteresis. | R/W (can<br>lock to<br>read-only) | 0x11 (OTP) | LSB: 0.1953%<br>of NTCB<br>RNG: 0% to<br>6.055% of<br>NTCB,<br>00: 0% of<br>NTCB | | NTCM_OTHR:<br>0x4C | Bits[9:0]:<br>PCB_MNTR_<br>HOT | Sets the NTC voltage threshold for NTC hot PCB monitor alarm. The alarm is triggered if the NTC reading is equal to or below the set threshold. | R/W | 0x0EB<br>(OTP) | LSB: 0.09756% of NTCB RNG: 0% to 99.9% of NTCB 0x000: 0% of NTCB | | NTCM_OTHR:<br>0x4C | Bits[15:11]:<br>PCB_MNTR_<br>HYST | Sets the NTC hot PCB monitor hysteresis. | R/W | 0x10 (OTP) | LSB: 0.1953%<br>of NTCB<br>RNG: 0% to<br>6.055% of<br>NTCB,<br>00: 0% of<br>NTCB | | DIE_OT:<br>0x4D | Bits[9:0]:<br>DIE_TEMP_HOT | Sets the digital die temperature threshold. | R/W | 0x2E3<br>(OTP) | LSB: 0.474°C<br>RNG:<br>-269.12°C to<br>+215.78°C<br>0x2E3:<br>81.18°C | | DIE_OT:<br>0x4D | Bits[15:11]:<br>DIE_TEMP_<br>HYST | Sets the digital die temperature hysteresis. | R/W | 0x15 (OTP) | LSB: 0.474°C<br>RNG: 0°C to<br>14.68°C,<br>0x15: 10°C | ### **Diagnosis** | Address Name and location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------------------------------------------| | SELF_STS:<br>0x4E | Bit[0]:<br>SELF_TEST_<br>STS_UV | 0: No failure has been detected 1: A failure has been detected | Read-only | 0x0 | N/A | | SELF_STS:<br>0x4E | Bit[1]:<br>SELF_TEST_<br>STS_OV | 0: No failure has been detected 1: A failure has been detected | Read-only | 0x0 | N/A | | SELF_STS:<br>0x4E | Bit[2]:<br>REGIN_STS | 0: No failure has been detected 1: A failure has been detected | Read-only | 0x0 | N/A | | SELF_STS:<br>0x4E | Bit[3]:<br>3V3_STS | 0: No failure has been detected 1: A failure has been detected | Read-only | 0x0 | N/A | | SELF_STS:<br>0x4E | Bit[4]:<br>VDD_STS | 0: No failure has been detected<br>1: A failure has been detected | Read-only | 0x0 | N/A | | SELF_STS:<br>0x4E | Bit[5]:<br>OTPCHK_<br>DONE_STS | When true, OTP CRC check is complete. This bit can be cleared by setting OTP_CRC_DO = 0. | Read-only | 0x0 | 0: False<br>1: True | | SELF_STS:<br>0x4E | Bit[6]:<br>OTP_CRC_<br>OUTCOME | Reports the errors in the outcome CRC OTP check. 0: No errors detected 1: One or more error(s) detected The result of the previous check is retained until OTP_CRC_DO is set to 1 (from 0). Then OTP_CRC_OUTCOME remains at 0 until the check is completed and a new result is available. | Read-only | 0x0 | 0: False<br>1: True | | RD_VA1P8:<br>0x4F | Bits[9:0]:<br>VDD_VALUE | Reports the latest hardware monitoring ADC reading for the VDD regulator. | Read-only | 0x000 | LSB:<br>3.2227mV<br>RNG: 0mV to<br>3296.82mV,<br>0x000: 0mV | | RD_VA3P3:<br>0x50 | Bits[9:0]:<br>3V3_VALUE | Reports the latest hardware monitoring ADC reading for the 3V3 regulator. | Read-only | 0x000 | LSB:<br>6.4453mV<br>RNG: 0mV to<br>6593.55mV,<br>0x000: 0mV | | RD_VA5:<br>0x51 | Bits[9:0]:<br>REGIN_VALUE | Reports the latest hardware monitoring ADC reading for REGIN. | Read-only | 0x000 | LSB:<br>6.4453mV<br>RNG: 0mV to<br>6593.55mV,<br>0x000: 0mV | | RD_VASELF:<br>0x52 | Bits[9:0]:<br>SELF_TEST_<br>VALUE | Reports the latest 10-bit ADC reading for the internal fixed voltage reference, which acts as an ADC self-test. | Read-only | 0x000 | LSB:<br>3.2227mV<br>RNG: 0mV to<br>3296.82mV,<br>0x000: 0mV | | RD_OPENH:<br>0x53 | Bit[0]:<br>CELL_0_OPW_<br>STS | Reports whether C0 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[1]:<br>CELL_1_OPW_<br>STS | Reports whether C1 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |-------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------------------------| | RD_OPENH:<br>0x53 | Bit[2]:<br>CELL_2_OPW_<br>STS | Reports whether C2 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[3]:<br>CELL_3_OPW_<br>STS | Reports whether C3 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[4]:<br>CELL_4_OPW_<br>STS | Reports whether C4 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[5]:<br>CELL_5_OPW_<br>STS | Reports whether C5 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[6]:<br>CELL_6_OPW_<br>STS | Reports whether C6 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[7]:<br>CELL_7_OPW_<br>STS | Reports whether C7 has as an open wire after a detection has been executed. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[8]:<br>CELL_8_OPW_<br>STS | Reports whether C8 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[9]:<br>CELL_9_OPW_<br>STS | Reports whether C9 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[10]:<br>CELL_10_OPW_<br>STS | Reports whether C10 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[11]:<br>CELL_11_OPW_<br>STS | Reports whether C11 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[12]:<br>CELL_12_OPW_<br>STS | Reports whether C12 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[13]:<br>CELL_13_OPW_<br>STS | Reports whether C13 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENH:<br>0x53 | Bit[14]:<br>CELL_14_OPW_<br>STS | Reports whether C14 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | |-------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-----------------------------------| | RD_OPENH:<br>0x53 | Bit[15]:<br>CELL_15_OPW_<br>STS | Reports whether C15 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | RD_OPENL:<br>0x54 | Bit[0]:<br>CELL_16_OPW_<br>STS | Reports whether C16 has as an open wire after a detection has been executed. The cell must be enabled from CELL_S_CTRL for this flag to function. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | SFT_GO:<br>0x55 | Bit[0]:<br>OTP_CRC_DO | Write 0 to this bit to clear the results. Write 1 to this bit to schedule an OTP CRC. | R/W | 0x0 | N/A | | SFT_GO:<br>0x55 | Bit[8]:<br>OPEN_WIRE_<br>GO | Write 1 to this bit to schedule an open-wire check. Write 0 to this bit to clear the results of a completed open-wire detection. | R/W | 0x0 | 1: Execute this function | | SFT_GO:<br>0x55 | Bit[9]:<br>OPEN_WIRE_<br>DONE_STS | Reports whether open-wire detection is complete. When true, open-wire detection is complete. Write 0 to OPEN_WIRE_GO to clear this flag. | Read-only | 0x0 | 0: False<br>1: True | | SFT_GO:<br>0x55 | Bit[10]:<br>OPEN_WIRE_<br>ERR_STS | Reports whether an error has occurred during open-wire detection (e.g. cell-balancing is already operating). | Read-only | 0x0 | 0: False<br>1: True | | SELF_CFG:<br>0x56 | Bit[0]:<br>REGIN_EN | Enables REGIN monitoring to ensure that the REGIN supply is above the defined UV level. 0: Disable REGIN check 1: Enable REGIN check | R/W (can lock to read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | SELF_CFG:<br>0x56 | Bit[1]:<br>3V3_EN | Enables 3V3 UV monitoring to ensure that the 3.3V supply is above the defined UV level. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | SELF_CFG:<br>0x56 | Bit[2]:<br>VDD_EN | Enables the VDD monitoring check to ensure that the digital 1.8V supply is above the defined UV level. 0: Disable VDD check 1: Enable VDD check | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | SELF_CFG:<br>0x56 | Bit[3]:<br>ADC_SELF_<br>TEST_EN | Enables the ADC self-test check that indicates whether the applied voltage is within the allowed range. 0: Disabled 1: Enabled | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | SELF_CFG:<br>0x56 | Bit[6]:<br>OTP_CRC_EN | Enables the OTP CRC. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | OPEN_CFG:<br>0x57 | Bits[3:0]:<br>OPW_CHECK_<br>LEN | Sets the length of each pull-up and pull-down phase. | R/W | 0x7 (OTP) | LSB: 1ms<br>RNG: 1ms to<br>16ms<br>0: 1ms | |-------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|----------------|--------------------------------------------------------------| | OPEN_CFG:<br>0x57 | Bits[11:8]:<br>OPW_CHECK_<br>TH | Sets the open-wire threshold used during the detection sequence. | R/W | 0x4 (OTP) | LSB: 39.06mV<br>RNG:<br>39.06mV to<br>624.96mV<br>0: 39.06mV | | REGIN_UV:<br>0x58 | Bits[8:0]:<br>REGIN_UV_<br>LIMIT | Sets the threshold for REGIN UV conditions, which is applied to the ADC reading reported in REGIN_VALUE. | Read-only | 0x16D<br>(OTP) | LSB:<br>12.891mV<br>RNG: 0mV to<br>6587.1mV<br>0x000: 0mV | | V3P3_UV:<br>0x59 | Bits[7:0]:<br>3V3_UV_LIMIT | Sets the threshold for 3V3 UV conditions, which is applied to the ADC reading reported in the 3V3_VALUE. | R/W | 0xF0 (OTP) | LSB: 12.89mV<br>RNG: 0mV to<br>3287.1mV<br>0x00: 0mV | | VDD_UV:<br>0x5A | Bits[7:0]:<br>VDD_UV_LIMIT | Sets the threshold for VDD 1.8V UV conditions, which is applied to the ADC reading reported in VDD_VALUE. | Read-only | 0x84 (OTP) | LSB: 12.89mV<br>RNG: 0mV to<br>3287.1mV<br>0x00: 0mV | | SELF_THR:<br>0x5B | Bits[7:0]:<br>SELF_TEST_<br>UV_LIMIT | Sets the threshold for self-test UV conditions, which is applied to the SELF_TEST_VALUE ADC readings. | Read-only | 0x55 (OTP) | LSB 12.89mV<br>RNG: 0mV to<br>3287.1mV,<br>0x00: 0mV | | SELF_THR:<br>0x5B | Bits[15:8]:<br>SELF_TEST_<br>OV_LIMIT | Sets the threshold for self-test OV conditions, which is applied to SELF_TEST_VALUE ADC readings. | Read-only | 0x65 (OTP) | LSB: 12.89mV<br>RNG: 0mV to<br>3287.1mV<br>0x00: 0mV | # Recovery | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------|-------------------------------| | FT_CLR:<br>0x5F | Bit[13]:<br>OC_DCHG_<br>ALARM_CLR | Write 1 to this bit to manually clear a discharge OC alarm. This is a self-clearing register. | Write-only | 0x0 | 1: Execute this function | | FT_CLR:<br>0x5F | Bit[14]:<br>OC_CHG_<br>ALARM_CLR | Write 1 to this bit to manually clear a charge OC alarm. This is a self-clearing register. | Write-only | 0x0 | 1: Execute this function | | FT_CFG: 0x61 | Bit[2]:<br>CELL_HOT_<br>STBY_MODE | Defines the selection criteria for the NTC hot threshold when the battery pack current is within the STBY_CUR_TH range. 0: Aggressive. The hotter threshold (and lower voltage) is selected between NTC_CELL_HOT_CHG and NTC_CELL_HOT_DISCH, and applied when the battery pack current is within the standby region 1: Conservative. The colder threshold (and higher voltage) is selected between NTC_CELL_HOT_CHG and NTC_CELL_HOT_CHG and NTC_CELL_HOT_CHG, and applied when the battery pack current is within the standby region | R/W | 0x0 | N/A | | FT_CFG: 0x61 | Bit[3]:<br>CELL_COLD_<br>STBY_MODE | Defines the selection criteria for the NTC cold threshold when the battery pack current is within the STBY_CUR_TH range. 0: Aggressive. The colder threshold (and higher voltage) is selected between NTC_CELL_COLD_DISCH and NTC_CELL_COLD_CHG, and applied when the battery pack current is within the standby region 1: Conservative. The hotter threshold (and lower voltage) is selected between NTC_CELL_COLD_DISCH and NTC_CELL_COLD_CHG, and applied when the battery pack current is within the standby region | R/W | 0x0 | N/A | # Analog-to-Digital Converter (ADC) and Coulomb Counter (CC) | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|---------------------------------------------------| | RD_CCIRQL:<br>0x65 | Bits[15:0]:<br>CC_ACC_LSBS | Accumulated Coulomb counter reading for the LSB. This content is latched from the CC_RT_ACC registers when a Coulomb counting accumulation has been completed. The reading is complement-signed and 26 bits long (combined with CC_ACC_MSBS). The value ranges from -33554432 to +33554431. | Read-only | 0x0000 | N/A | | RD_CCIRQH:<br>0x66 | Bits[9:0]:<br>CC_ACC_MSBS | Accumulated Coulomb counter reading for the MSB. This content is latched from the CC_RT_ACC registers when a Coulomb counting accumulation has been completed. The reading is complement-signed and 26 bits long (combined with CC_ACC_LSBS). The value ranges from -33554432 to +33554431. The value can be calculated with the following equation: Value ( $m\Omega \times A \times S$ ) = Reading / | Read-only | 0x000 | N/A | | | | 32768 / 5 Returns the real-time accumulated | | | | | RD_CCACCQL:<br>0x67 | Bits[15:0]:<br>CC_RT_ACC_<br>LSBS | Coulomb counter reading for the LSB. This register is constantly updated when Coulomb counting is active. The reading is complement-signed and 26 bits long (combining with CC_RT_ACC_MSBS). The value ranges from -33554432 to +33554431. | Read-only | 0x0000 | N/A | | RD_<br>CCACCQH:<br>0x68 | Bits[9:0]:<br>CC_RT_ACC_<br>MSBS | Returns the real-time accumulated Coulomb counter reading for the LSB. This register is constantly updated when Coulomb counting is active. The reading is complement-signed and 26 bits long (combining with CC_RT_ACC_LSBS). The value ranges from -33554432 to +33554431. The value can be calculated with the following equation: $Value \ (m\Omega \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ / Coulomb \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s) = Reading \ (mag \ x \ A \ x \ s)$ | Read-only | 0x000 | N/A | | | | 32768 / 5 | | | LSB: | | RD_VTOP:<br>0x6A | Bits[14:0]:<br>VTOP_V | Returns the VTOP high-resolution voltage reading. | Read-only | 0x0000 | 0.002441V<br>RNG: 0V to<br>79.9976V<br>0x0000: 0V | | RD_ITOP:<br>0x6B | Bits[15:0]:<br>VTOP_I | Returns the battery pack current reading (synchronous to VTOP_V). Signed short integer, and ranges from -32768 to +32767. | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to +99.997mV<br>0x0000: 0mV | |--------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------|--------|-------------------------------------------------------------------------| | RD_VCELL1:<br>0x6C | Bits[14:0]:<br>CELL_1_V | Returns the cell 1 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL1:<br>0x6D | Bits[15:0]:<br>CELL_1_I_SYNC | Returns the cell 1 battery pack current reading (synchronous with CELL_1_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL2:<br>0x6E | Bits[14:0]:<br>CELL_2 _V | Returns the cell 2 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV,<br>RNG = 0mV to<br>4999.85mV,<br>0x0000 = 0mV | | RD_ICELL2:<br>0x6F | Bits[15:0]:<br>CELL_2_I_SYNC | Returns the cell 2 battery pack current reading (synchronous with CELL_2_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL3:<br>0x70 | Bits[14:0]:<br>CELL_3_V | Returns the cell 3 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL3:<br>0x71 | Bits[15:0]:<br>CELL_3_I_SYNC | Returns the cell 3 battery pack current reading (synchronous with CELL_3_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL4:<br>0x72 | Bits[14:0]:<br>CELL_4_V | Returns the cell 4 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL4:<br>0x73 | Bits[15:0]:<br>CELL_4_I_SYNC | Returns the cell 4 battery pack current reading (synchronous with CELL_4_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL5:<br>0x74 | Bits[14:0]:<br>CELL_5_V | Returns the cell 5 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL5:<br>0x75 | Bits[15:0]:<br>CELL_5_I_SYNC | Returns the cell 5 battery pack current reading (synchronous with CELL_5_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL6:<br>0x76 | Bits[14:0]:<br>CELL_6_V | Returns the cell 6 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | |---------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------|--------|-------------------------------------------------------------------------| | RD_ICELL6:<br>0x77 | Bits[15:0]:<br>CELL_6_I_SYNC | Returns the cell 6 battery pack current reading (synchronous with CELL_6_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL7:<br>0x78 | Bits[14:0]:<br>CELL_7_V | Returns the cell 7 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL7:<br>0x79 | Bits[15:0]:<br>CELL_7_I_SYNC | Returns the cell 7 battery pack current reading (synchronous with CELL_7_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL8:<br>0x7A | Bits[14:0]:<br>CELL_8_V | Returns the cell 8 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL8:<br>0x7B | Bits[15:0]:<br>CELL_8_I_SYNC | Returns the cell 8 battery pack current reading (synchronous with CELL_8_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL9:<br>0x7C | Bits[14:0]:<br>CELL_9_V | Returns the cell 9 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL9:<br>0x7D | Bits[15:0]:<br>CELL_9_I_SYNC | Returns the cell 9 battery pack current reading (synchronous with CELL_9_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL10:<br>0x7E | Bits[14:0]:<br>CELL_10_V | Returns the cell 10 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL10:<br>0x7F | Bits[15:0]:<br>CELL_10_I_<br>SYNC | Returns the cell 10 battery pack current reading (synchronous with CELL_10_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL11:<br>0x80 | Bits[14:0]:<br>CELL_11_V | Returns the cell 11 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL11:<br>0x81 | Bits[15:0]:<br>CELL_11_I_<br>SYNC | Returns the cell 11 battery pack current reading (synchronous with CELL_11_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | |---------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------|--------|-------------------------------------------------------------------------| | RD_VCELL12:<br>0x82 | Bits[14:0]:<br>CELL_12_V | Returns the cell 12 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL12:<br>0x83 | Bits[15:0]:<br>CELL_12_I_<br>SYNC | Returns the cell 12 battery pack current reading (synchronous with CELL_12_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL13:<br>0x84 | Bits[14:0]:<br>CELL_13_V | Returns the cell 13 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL13:<br>0x85 | Bits[15:0]:<br>CELL_13_I_<br>SYNC | Returns the cell 13 battery pack current reading (synchronous with CELL_13_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL14:<br>0x86 | Bits[14:0]:<br>CELL_14_V | Returns the cell 14 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL14:<br>0x87 | Bits[15:0]:<br>CELL_14_I_<br>SYNC | Returns the cell 14 battery pack current reading (synchronous with CELL_10_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL15:<br>0x88 | Bits[14:0]:<br>CELL_15_V | Returns the cell 15 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL15:<br>0x89 | Bits[15:0]:<br>CELL_15_I_<br>SYNC | Returns the cell 15 battery pack current reading (synchronous with CELL_15_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VCELL16:<br>0x8A | Bits[14:0]:<br>CELL_16_V | Returns the cell 16 high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.15259mV<br>RNG: 0mV to<br>4999.85mV<br>0x0000: 0mV | | RD_ICELL16:<br>0x8B | Bits[15:0]:<br>CELL_16_I_<br>SYNC | Returns the cell 16 battery pack current reading (synchronous with CELL_16_V). | Read-only | 0x0000 | LSB:<br>0.00305176mV<br>RNG: -100mV<br>to<br>+99.99695mV<br>0x0000: 0mV | | RD_VNTC4:<br>0x8C | Bits[14:0]:<br>NTC4_HIRES_V | Returns the NTC4 high-resolution voltage ADC reading. This reading is ratiometric to NTCB, which has a 3.3V nominal value. | Read-only | 0x0000 | LSB:<br>0.00305176%<br>of NTCB<br>RNG: 0% to<br>99.99695% of<br>NTCB<br>0x0000: 0% of<br>NTCB | |--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------------------------------------------------------------------------------------------| | RD_VNTC3:<br>0x8D | Bits[14:0]:<br>NTC3_HIRES_V | Returns the NTC3 high-resolution voltage ADC reading. This reading is ratiometric to NTCB, which has a 3.3V nominal value. | Read-only | 0x0000 | LSB:<br>0.00305176%<br>of NTCB<br>RNG: 0% to<br>99.99695% of<br>NTCB<br>0x0000: 0% of<br>NTCB | | RD_VNTC2:<br>0x8E | Bits[14:0]:<br>NTC2_HIRES_V | Returns the NTC2 high-resolution voltage ADC reading. This reading is ratiometric to NTCB, which has a 3.3V nominal value. | Read-only | 0x0000 | LSB:<br>0.00305176%<br>of NTCB<br>RNG: 0% to<br>99.99695% of<br>NTCB<br>0x0000: 0% of<br>NTCB | | RD_VNTC1:<br>0x8F | Bits[14:0]:<br>NTC1_HIRES_V | Returns the NTC1 high-resolution voltage ADC reading. This reading is ratiometric to NTCB, which has a 3.3V nominal value. | Read-only | 0x0000 | LSB:<br>0.00305176%<br>of NTCB<br>RNG: 0% to<br>99.99695% of<br>NTCB<br>0x0000: 0% of<br>NTCB | | RD_VGPIO3:<br>0x90 | Bits[14:0]:<br>GPIO3_<br>VOLTAGE | Returns the GPIO3 high-resolution voltage reading. | Read-only | 0x0000 | LSB:<br>0.1007mV<br>RNG: 0mV to<br>3299.9mV<br>0x0000: 0mV | | RD_VGPIO2:<br>0x91 | Bits[14:0]:<br>GPIO2_<br>VOLTAGE | Returns the GPIO2 high-resolution voltage reading. | Read-only | 0x0000 | LSB:<br>0.1007mV<br>RNG: 0mV to<br>3299.9mV:<br>0x0000: 0mV | | RD_VGPIO1:<br>0x92 | Bits[14:0]:<br>GPIO1_<br>VOLTAGE | Returns the GPIO1 high-resolution voltage reading. | Read-only | 0x0000 | LSB:<br>0.1007mV<br>RNG: 0mV to<br>3299.9mV<br>0x0000: 0mV | | RD_TDIE:<br>0x93 | Bits[14:0]:<br>DIE_T_<br>VOLTAGE | Returns the die temperature high-<br>resolution reading, which is<br>proportional to the internal die<br>temperature. The temperature can<br>be calculated with the following<br>equation:<br>T = Reading x 0.01481 - 269.12°C | Read-only | 0x0000 | LSB:<br>0.01481°C<br>RNG:<br>-269.12°C to<br>+216.16°C<br>0x4D93: 25°C | | RD_V1P8:<br>0x94 | Bits[14:0]:<br>VDD_VOLTAGE | Returns the 1.8 regulator (VDD) high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.10071mV<br>RNG:0mV to<br>3299.965mV,<br>0x0000: 0mV | | RD_V3P3:<br>0x95 | Bits[14:0]:<br>3V3_VOLTAGE | Returns the 3.3V regulator (3V3) high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.20141mV<br>RNG: 0mV to<br>6599.6mV,<br>0x0000: 0mV | |-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|--------------------------------------------------------------| | RD_V5:<br>0x96 | Bits[14:0]:<br>REGIN_<br>VOLTAGE | Returns the REGIN high-resolution reading. | Read-only | 0x0000 | LSB:<br>0.20141mV<br>RNG: 0mV to<br>6599.6mV,<br>0x0000: 0mV | | CC_STS:<br>0x97 | Bit[0]:<br>CC_STATUS | O: The Coulomb counter is not running 1: The Coulomb counter is running | Read-only | 0x0 | N/A | | ADC_STS:<br>0x98 | Bits[9:8]:<br>FSM_STS | This field reports the status of the feature command scheduler. 0x0: Free 0x1: Executing voltage ADC scan 0x2: Executing cell-balancing 0x3: Executing open-wire detection | Read-only | 0x0 | N/A | | ADC_STS:<br>0x98 | Bits[12:11]:<br>INT_<br>SCHEDULER | This field reports the status of the internal scheduler. 0x0: Idle 0x1: Refreshing voltage protection reading 0x2: Ready for the feature command 0x3: Not allowed | Read-only | 0x0 | N/A | | ADC_CTRL:<br>0x99 | Bit[0]:<br>ADC_SCAN_GO | Write 1 to this bit to start a high-resolution scan for all the selected channels. | R/W | 0x0 | 1: Execute this function | | ADC_CTRL:<br>0x99 | Bit[1]:<br>SCAN_DONE_<br>STS | Reports whether the high-resolution voltage scan status is complete (true) or not (false). | Read-only | 0x0 | 0: False<br>1: True | | ADC_CTRL:<br>0x99 | Bit[2]:<br>SCAN_ERROR_<br>STS | Reports whether an error has occurred when starting the high-resolution voltage scan (e.g. if openwire detection is already running). | Read-only | 0x0 | 0: False<br>1: True | | CC_CFG:<br>0x9A | Bit[0]:<br>CC_EN | Enables Coulomb counting accumulation. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | CC_CFG:<br>0x9A | Bit[1]:<br>CC_EN_CTRL | Controls whether Coulomb counting conversions can occur. When true, CC_EN can start a conversion. | R/W | 0x0 (OTP) | 0: False<br>1: True | | CC_CFG:<br>0x9A | Bit[3]:<br>CC_PWR_SAVE | Enables the Coulomb counter to operate in power-save mode. When disabled, power-save mode is not used. Power-save mode reduces overall current consumption at the expense of accuracy, since the current is effectively assumed to be constant during the interval of hardware monitoring scan. Power-save mode refreshes the IADC reading only during a refreshing voltage monitoring, and it accumulates the results of the last conversions without running the ADC to obtain a new reading during the feature command ready scheduler. | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | |---------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|---------------------------------------------------------| | CC_CFG:<br>0x9A | Bit[4]:<br>CC_DONE | Reports whether Coulomb counting accumulation has completed. | Read-only | 0x0 | 0: False<br>1: True | | CC_CFG:<br>0x9A | Bit[5]:<br>CC_ERROR_<br>STS | Reports whether a Coulomb counting state machine error has been detected. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | CC_CFG:<br>0x9A | Bits[13:8]:<br>CC_INT_CNT | Sets the Coulomb counter integration length. The length is set as the number of time slots (32ms each). This register should only be updated when Coulomb counting is not active. 0x00: 1 slot (32ms) 0x01: 2 slots (64ms) 0x3F: 64 slots (2048ms) | R/W | 0x3F (OTP) | N/A | | CC_CFG:<br>0x9A | Bit[14]:<br>CC_B2B_ACC_<br>CTRL | Controls back-to-back accumulation mode. When enabled, a new Coulomb counting conversion automatically restarts as soon as the current count is completed. With back-to-back conversions enabled, the CC_RT_ACC_LSBS and CC_RT_ACC_MSBS registers are automatically cleared and do not report the progress of the new accumulation. | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | TRIMG_IPCB:<br>0x9B | Bits[9:0]:<br>I_PCB_GAIN_<br>VALUE | Current-sense PCB gain correction can compensate for sense resistors and SMT variation. The correction is applied to both Coulomb counting and synchronous current ADC readings. It is not applied to OC detection. The encoding is in binary complement format, where LSB = 0.0244% and ranges between ±12.5%. | R/W (can<br>lock to<br>read-only) | 0x000 (MTP) | LSB: 0.0244%<br>RNG -12.5%<br>to +12.476%,<br>0x000: 0% | | HR_SCAN0:<br>0x9C | Bit[0]:<br>SCAN_VCELLS_<br>EN | Enables the cell readings to be updated during the high-resolution voltage ADC scan, according to the enable setting of each individual cell. When disabled, the cell readings are excluded from the high-resolution voltage ADC scan. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | |-------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|---------------------------| | HR_SCAN0:<br>0x9C | Bit[1]:<br>SCAN_VTOP_<br>EN | Enables the VTOP reading to be updated during the high-resolution voltage ADC scan. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[3]:<br>SCAN_GPIO_EN | Enables GPIO readings to be updated during the high-resolution voltage ADC scan, according to each individual GPIO enable setting. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[4]:<br>SCAN_NTCS_<br>EN | Enables the NTCs scan to be updated during the high-resolution voltage ADC scan, according to the enable setting of each individual NTC channel. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[5]:<br>SCAN_DIE_T | Enables the die temperature to be updated during the high-resolution voltage ADC scan. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[6]:<br>SCAN_LDOS_<br>EN | Enables VDD, REGIN, and 3.3V readings to be updated during the high-resolution voltage ADC scan. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[8]:<br>CELL_SYNC_EN | Enables the battery pack current reading synchronous to each cell to be updated during the high-resolution voltage ADC scan, following the enable setting of each individual cell. When disabled, no synchronous cell current reading can be updated. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[9]:<br>VTOP_SYNC_<br>EN | Enables the battery pack current reading that is synchronous with the VTOP reading to be updated during the high-resolution voltage ADC scan. When disabled, the synchronous VTOP current reading cannot be updated. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN0:<br>0x9C | Bit[11]:<br>CELL_1K_<br>COMP | Enables ADC cell measurement compensation for the voltage drop caused by the cell input resistor, $R_{\text{CELL\_FILTER}}.$ This configuration should be enabled when the input filter resistance exceeds $500\Omega.$ For $R_{\text{CELL\_FILTER}}$ values below $500\Omega,$ this should be disabled. | R/W | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[0]:<br>CELL_1_VI_<br>READ_EN | Enables the cell 1 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 1 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[1]:<br>CELL_2_VI_<br>READ_EN | Enables the cell 2 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 2 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | |-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|---------------------------| | HR_SCAN1:<br>0x9D | Bit[2]:<br>CELL_3_VI_<br>READ_EN | Enables the cell 3 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 3 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[3]:<br>CELL_4_VI_<br>READ_EN | Enables the cell 4 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 4 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[4]:<br>CELL_5_VI_<br>READ_EN | Enables the cell 5 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 5 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[5]:<br>CELL_6_VI_<br>READ_EN | Enables the cell 6 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 6 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[6]:<br>CELL_7_VI_<br>READ_EN | Enables the cell 7 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 7 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[7]:<br>CELL_8_VI_<br>READ_EN | Enables the cell 8 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 8 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[8]:<br>CELL_9_VI_<br>READ_EN | Enables the cell 9 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 9 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[9]:<br>CELL_10_VI_<br>READ_EN | Enables the cell 10 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 10 is also provided. | R/W | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[10]:<br>CELL_11_VI_<br>READ_EN | Enables the cell 11 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 11 is also provided. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | |-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|---------------------------| | HR_SCAN1:<br>0x9D | Bit[11]:<br>CELL_12_VI_<br>READ_EN | Enables the cell 12 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 12 is also provided. | R/W (can lock to read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[12]:<br>CELL_13_VI_<br>READ_EN | Enables the cell 13 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 13 is also provided. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[13]:<br>CELL_14_VI_<br>READ_EN | Enables the cell 14 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 14 is also provided. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[14]:<br>CELL_15_VI_<br>READ_EN | Enables the cell 15 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 15 is also provided. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN1:<br>0x9D | Bit[15]:<br>CELL_16_VI_<br>READ_EN | Enables the cell 16 high-resolution voltage. Effective when SCAN_VCELLS_EN is enabled. If CELL_SYNC_EN is enabled, the current reading synchronous with cell 16 is also provided. | R/W (can<br>lock to<br>read-only) | 0x1 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[0]:<br>GPIO1_READ_<br>EN | Enables the GPIO1 high-resolution voltage. Effective when SCAN_GPIO_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[1]:<br>GPIO2_READ_<br>EN | Enables the GPIO2 high-resolution voltage. Effective when SCAN_GPIO_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[2]:<br>GPIO3_READ_<br>EN | Enables the GPIO3 high-resolution voltage. Effective when SCAN_GPIO_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[5]:<br>NTC1_READ_<br>EN | Enables the NTC1 high-resolution voltage scan. Effective when SCAN_NTCS_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[6]:<br>NTC2_READ_<br>EN | Enables the NTC2 high-resolution voltage scan. Effective when SCAN_NTCS_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | HR_SCAN2:<br>0x9E | Bit[7]:<br>NTC3_READ_<br>EN | Enables the NTC3 high-resolution voltage scan. Effective when SCAN_NTCS_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | |-------------------|-----------------------------|----------------------------------------------------------------------------------------|-----------------------------------|-----------|---------------------------| | HR_SCAN2:<br>0x9E | Bit[8]:<br>NTC4_READ_<br>EN | Enables the NTC4 high-resolution voltage scan. Effective when SCAN_NTCS_EN is enabled. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | ## Communication | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|--------------------------------------------------------| | SILC_INFO1:<br>0xA0 | Bits[5:0]:<br>XFR_NUM_RD_<br>WORDS | When CRC is enabled, this register defines the size of the readback in words before appending a CRC. After each read transaction, this bit self-resets back to 2 bytes. 6'b000001: 1 word / 2 bytes 6'b111111: 63 words / 126 bytes | R/W | 0x01 | LSB: 1 word,<br>RNG: 1 to 63<br>words<br>0x00: 0 words | | COMM_CFG:<br>0xA3 | Bit[2]:<br>USE_COMM_<br>CRC | Enables the use of CRC over the communication protocol. | R/W (can<br>lock to<br>Read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | COMM_CFG:<br>0xA3 | Bits[14:8]:<br>DEVICE_ADD | Sets the configurable device address. | R/W (can<br>lock to<br>read-only) | 0x01 (MTP) | N/A | ## **Cell-Balancing** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |---------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------------| | BAL_STS:<br>0xA4 | Bit[0]:<br>BALANCING_<br>ACTIVE | Reports whether cell-balancing is currently ongoing. | Read-only | 0x0 | 0: False<br>1: True | | BAL_STS:<br>0xA4 | Bits[6:1]:<br>AUTO_<br>BALANCING_<br>COUNT_STS | Shows the number of balancing cycles that are actually performed. If any balancing cycle is skipped, the reason can be verified by reading AUTO_BAL_SKIPPED_HOT, AUTO_BAL_SKIPPED_DISCHAR GE, AUTO_BAL_SKIPPED_STANDBY, or AUTO_BAL_SKIPPED_CHARGE. This register is not updated when AUTO_BAL_ALWAYS is enabled. | Read-only | 0x00 | N/A | | BAL_STS:<br>0xA4 | Bit[7]:<br>AUTO_BAL_<br>SKIPPED_<br>CHARGE | When true, balancing cycles were skipped due to a detected charge current. | Read-only | 0x0 | 0: False<br>1: True | | BAL_STS:<br>0xA4 | Bit[8]:<br>AUTO_BAL_<br>SKIPPED_<br>STANDBY | When true, balancing cycles were skipped due to a detected standby current. | Read-only | 0x0 | 0: False<br>1: True | | BAL_STS:<br>0xA4 | Bit[9]:<br>AUTO_BAL_<br>SKIPPED_<br>DISCHARGE | When true, balancing cycles were skipped due to a detected discharge current. | Read-only | 0x0 | 0: False<br>1: True | | BAL_STS:<br>0xA4 | Bit[10]:<br>AUTO_BAL_<br>SKIPPED_HOT | When true, balancing cycles were skipped due to the die temperature being too hot. | Read-only | 0x0 | 0: False<br>1: True | |-------------------|--------------------------------------|---------------------------------------------------------------------------------------------------|-----------|-----|---------------------| | BAL_LIST:<br>0xA5 | Bit[0]:<br>CELL_1_TO_<br>BALANCE | When true, cell 1 is balanced during the next balancing session. When false, cell 1 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[1]:<br>CELL_2_TO_<br>BALANCE | When true, cell 2 is balanced during the next balancing session. When false, cell 2 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[2]:<br>CELL_3_TO_<br>BALANCE | When true, cell 3 is balanced during the next balancing session. When false, cell 3 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[3]:<br>CELL_4_TO_<br>BALANCE | When true, cell 4 is balanced during the next balancing session. When false, cell 4 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[4]:<br>CELL_5_TO_<br>BALANCE | When true, cell 5 is balanced during the next balancing session. When false, cell 5 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[5]:<br>CELL_6_TO_<br>BALANCE | When true, cell 6 is balanced during the next balancing session. When false, cell 6 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[6]:<br>CELL_7_TO_<br>BALANCE | When true, cell 7 is balanced during the next balancing session. When false, cell 7 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[7]:<br>CELL_8_TO_<br>BALANCE | When true, cell 8 is balanced during the next balancing session. When false, cell 8 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[8]:<br>CELL_9_TO_<br>BALANCE | When true, cell 9 is balanced during the next balancing session. When false, cell 9 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[9]:<br>CELL_10_TO_<br>BALANCE | When true, cell 10 is balanced during the next balancing session. If false, cell 10 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[10]:<br>CELL_11_TO_<br>BALANCE | When true, cell 11 is balanced during the next balancing session. When false, cell 11 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[11]:<br>CELL_12_TO_<br>BALANCE | When true, cell 12 is balanced during the next balancing session. When false, cell 12 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[12]:<br>CELL_13_TO_<br>BALANCE | When true, cell 13 is balanced during the next balancing session. When false, cell 13 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[13]:<br>CELL_14_TO_<br>BALANCE | When true, cell 14 is balanced during the next balancing session. When false, cell 14 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[14]:<br>CELL_15_TO_<br>BALANCE | When true, cell 15 is balanced during the next balancing session. When false, cell 15 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_LIST:<br>0xA5 | Bit[15]:<br>CELL_16_TO_<br>BALANCE | When true, cell 16 is balanced during the next balancing session. When false, cell 16 is skipped. | R/W | 0x0 | 0: False<br>1: True | | BAL_CTRL:<br>0xA6 | Bit[0]:<br>BALANCE_GO | Controls the start for both manual and automatic cell-balancing. When the bit is turned on, balancing begins. | R/W | 0x0 | 0: Off<br>1: On | |-------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|--------------------------------------------------------------------------------| | BAL_CTRL:<br>0xA6 | Bit[1]:<br>BAL_DONE_<br>STS | Reports whether cell-balancing is completed. | Read-only | 0x0 | 0: False<br>1: True | | BAL_CTRL:<br>0xA6 | Bit[2]:<br>BAL_ERROR_<br>STS | Reports whether an error occurs when balancing starts (e.g. if openwire detection is already running). | Read-only | 0x0 | 0: False<br>1: True | | DAL CEC. | Bit[0]: | This register is used only when automatic cell-balancing is enabled. This feature is only available on I <sup>2</sup> C versions of the MP2787. | | | | | BAL_CFG:<br>0xA7 | BALANCE_<br>MODE_CTRL | 0: Register control (BALANCE_GO) 1: GPIO3 control (the direction of GPIO3 is set as input, and the input type is set as digital input). When set to high, balancing begins. | R/W | 0x0 (OTP) | N/A | | BAL_CFG:<br>0xA7 | Bit[1]:<br>BALANCE_<br>MODE_REG | Controls the cell-balancing mode. 0: Manual cell-balancing 1: Automatic cell-balancing | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | N/A | | BAL_CFG:<br>0xA7 | Bit[2]:<br>AUTO_BAL_<br>ALWAYS | This register is used only when automatic cell-balancing is enabled. When disabled, automatic cell-balancing uses BAL_REPETITION to control how many iterations the device repeats. When enabled, balancing continues until the BALANCE_GO register is set to 0 or the balancing list is empty. To stop constant automatic cell-balancing before the balancing list is empty, change this bit to disabled. A cell-balancing done interrupt is triggered if balancing ends because the balancing list is empty. | R/W (can<br>lock to<br>read-only) | 0x0 (OTP) | 0: Disabled<br>1: Enabled | | BAL_CFG:<br>0xA7 | Bits[7:3]:<br>BAL_<br>REPETITION | Sets the number of repetitions for each execution of the balancing list. When set to 31 repetitions, 32 balancing cycles are executed. | R/W | 0x1F (OTP) | LSB: 1<br>repetition<br>RNG: 0 to 31<br>repetitions,<br>0x00: 0<br>repetitions | | BAL_THR:<br>0xA8 | Bits[5:0]:<br>CELL_BAL_MIN | Sets the qualifying minimum cell voltage to run automatic cell-balancing. When a cell is below this level, it is excluded from the balancing list, while other qualifying cells can be balanced if they meet applicable criteria. | R/W | 0x21 (OTP) | LSB: 39mV<br>RNG:<br>2500mV to<br>4961mV<br>0x00:<br>2500mV | | BAL_THR:<br>0xA8 | Bit[6]:<br>ABAL_ON_<br>CHARGE | This register is used only when automatic cell-balancing is enabled. 0: Automatic balancing does not run when there is a charge current that exceeds the charge standby threshold 1: Automatic balancing can run when there is a charge current that exceeds the charge standby threshold | R/W | 0x0 | 0: Disabled<br>1: Enabled | |------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----------------------------------------------------------| | BAL_THR:<br>0xA8 | Bit[7]:<br>ABAL_ON_STBY | This register is used only when automatic cell-balancing is enabled. 0: Automatic balancing does not run when the charge current is between 0 and the standby threshold 1: Automatic balancing can run when the charge current is between 0 and the standby threshold | R/W | 0x0 | N/A | | BAL_THR:<br>0xA8 | Bit[9]:<br>STOP_ON_HOT | O: Do not suspend automatic cell-balancing if the silicon digital die temperature is too hot Suspend automatic cell-balancing if the silicon digital die temperature is too hot | R/W | 0x0 | N/A | | BAL_THR:<br>0xA8 | Bits[12:10]:<br>BAL_MSM_TH | The cell-balancing threshold used by the automatic cell-balancing algorithm. | R/W | 0x2 (OTP) | LSB:<br>9.765mV<br>RNG: 19.5mV<br>to 87.85mV<br>0: 19.5mV | # **Memory Control** | Address Name and Location | Field Bit<br>Position and<br>Name | Description | Туре | Value<br>Reset<br>(OTP/MTP) | Encoding,<br>LSB and<br>Range | |-----------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------|-----------------------------------| | MEM_STATUS:<br>0xB4 | Bits[5:3]:<br>MTP_STATUS | Returns the thermometer-coded confirmation status of the MTP: 3'bxx1: MTP Page 1 has been fully configured, and the NVM-backed registers can be loaded and use CRC if enabled 3'bx1x: MTP Page 2 has been fully configured, and the NVM-backed registers can be loaded and use CRC if enabled 3'b1xx: MTP Page 3 has been fully configured, and the NVM-backed registers can be loaded and use CRC if enabled | Read-only | 0x1 | N/A | | OTP_CRC_<br>STATUS:<br>0xB6 | Bit[15]:<br>OTP_CRC_<br>ERROR | Reports whether an OTP CRC error has been detected. It is set by a CRC error during OTP restoration, and is reset by the restore command. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | NVM_CRC_<br>STATUS:<br>0xB7 | Bit[15]:<br>MTP_CRC_<br>ERROR | Reports whether an MTP CRC error has been detected. It is set by a CRC error during MTP restoration, and it is reset by the restore command. | Read-only | 0x0 | 0: Not<br>detected<br>1: Detected | | OTP_STORE_<br>CMD:<br>0xB8 | Bit[0]:<br>RESERVED | Reserved. Do not change this register value. | R/W | 0x0 | N/A | |----------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----| | OTP_STORE_<br>CMD:<br>0xB8 | Bit[1]:<br>RESERVED | Reserved. Do not change this register value. | R/W | 0x0 | N/A | | OTP_STORE_<br>CMD:<br>0xB8 | Bit[2]:<br>RESERVED | Reserved. Do not change this register value. | R/W | 0x0 | N/A | | OTP_STORE_<br>CMD:<br>0xB8 | Bit[3]:<br>STORE_MTP_<br>CMD | Store all MTP registers and the MTP CRC code in the NVM if STORE_CMD_ACCESS_CODE has been configured with the correct code. | R/W | 0x0 | N/A | | | | This is a self-clearing register. | | | | | OTP_STORE_<br>CMD:<br>0xB8 | Bit[4]:<br>RESERVED | Reserved. Do not change this register value. | R/W | 0x0 | N/A | | OTP_STORE_<br>CMD:<br>0xB8 | Bit[15]:<br>STORE_IN_<br>PROGRESS | Reports whether the store function is in progress. 0: Storage of register data to the MTP memory is not in progress 1: Storage of register data to the MTP memory is in progress | Read-only | 0x0 | N/A | | STORE_CMD_<br>ACCESS_<br>CODE:<br>0xB9 | Bits[15:0]:<br>STORE_<br>CMD_<br>ACCESS_<br>CODE | Before enabling the STORE_MTP_CMD command, 0xA5B6 must be written to this register to allow for the store command. This bit should be cleared once storage is complete. | R/W | 0x0000 | N/A | ### LOCK REGISTER MAP The MP2787 supports the configuration register lock function. This prevents critical safety settings from changing due to unforeseen circumstances All of the bits in an address that are not populated by a register should be treated as reserved. The value of these reserved bits may be 0 or 1, and should be set to 0 when there are write operations changing other bits in the same address. Setting these reserved bits to 0 does not change the value of the reserved bits. Once the lock bit is set to 1, it cannot be set to 0 unless the MP2787 is reset. All of the locking bits support the MTP, and the default value is 0. If the lock bit in the MTP is set to 1, the corresponding setting register cannot be modified anymore. Before setting the MTP command, carefully consider whether to set the locking bit to 1. Table 9 shows the lock register map. **Table 9: Lock Register Map** | Register Location and Bit<br>Position for Locking | Locked Address Name and Location | Locked Field Bit Position and Name | |---------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0xAA: Bit[13] | WDT_CFG: 0x10 | Bits[15:9]: WDT_BITE_CFG Bits[8:2]: WDT_BARK_CFG Bit[0]: WDT_COM_CTRL | | 0xAA: Bit[12] | PINS_CFG: 0x0D | Bit[8]: GPIO_LV_CFG Bit[6]: WDT_RST_EN Bit[5]: WDT_RPT Bit[0]: ALERT_POL | | 0xAA: Bit[11] | GPIO_CFG: 0x0C | Bit[11]: GPIO3_FSEL Bit[10]: GPIO3_PUP Bit[9]: GPIO3_TYPE Bit[8]: GPIO3_IO Bit[6]: GPIO2_PUP Bit[5]: GPIO2_TYPE Bit[4]: GPIO2_IO Bit[2]: GPIO1_PUP Bit[1]: GPIO1_TYPE Bit[0]: GPIO1_IO | | 0xAA: Bit[8] | RGL_CFG: 0x08 | Bit[2]: V3P3_SHDN_EN | | 0xAA: Bit[6] | STB_CFG: 0x06 | Bits[5:4]: STBY_MONITOR_CFG | | 0xAB: Bit[14] | HR_SCAN2: 0x9E | Bit[8]: NTC4_READ_EN Bit[7]: NTC3_READ_EN Bit[6]: NTC2_READ_EN Bit[5]: NTC1_READ_EN | | 0xAB: Bit[13] | HR_SCAN2: 0x9E | Bit[2]: GPIO3_READ_EN Bit[1]: GPIO2_READ_EN Bit[0]: GPIO1_READ_EN | | 0xAB: Bit[12] | HR_SCAN1: 0x9D | Bit[15]: CELL_16_VI_READ_EN Bit[14]: CELL_15_VI_READ_EN Bit[13]: CELL_14_VI_READ_EN Bit[12]: CELL_13_VI_READ_EN | | 0xAB: Bit[11] | TRIMG_IPCB: 0x9B | Bits[9:0]: I_PCB_GAIN_VALUE | |---------------|---------------------|-------------------------------------------------------------------------------------------------| | 0xAB: Bit[6] | DIE_CFG: 0x46 | Bit[1]: DIE_TEMP_DIG_EN | | 0xAB: Bit[2] | OCFT_CTRL: 0x2A | Bit[5]: OC_CHG_ALARM_EN Bit[4]: OC_DCHG_ALARM_EN Bit[1]: OC_CHG_EN_CTRL Bit[0]: OC_DCHG_EN_CTRL | | 0xAB: Bit[0] | INT0_EN: 0x19 | Bit[15]: INT_ALERT_CTRL | | 0xAC: Bit[15] | COMM_CFG: 0xA3 | Bits[14:8]: DEVICE_ADD | | 0xAC: Bit[14] | COMM_CFG: 0xA3 | Bit[2]: USE_COMM_CRC | | 0xAC: Bit[13] | HR_SCAN1: 0x9D | Bit[11]: CELL_12_VI_READ_EN Bit[10]: CELL_11_VI_READ_EN | | 0xAC: Bit[8] | NTC_CFG: 0x47 | Bit[10]: NTCB_DYNAMIC_ON | | 0xAC: Bit[7] | NTC_CFG: 0x47 | Bit[7]: NTC4_TYPE_SEL | | 0xAC: Bit[6] | NTC_CFG: 0x47 | Bit[6]: NTC4_EN | | 0xAC: Bit[5] | NTC_CFG: 0x47 | Bit[5]: NTC3_TYPE_SEL | | 0xAC: Bit[4] | NTC_CFG: 0x47 | Bit[4]: NTC3_EN | | 0xAC: Bit[3] | NTC_CFG: 0x47 | Bit[3]: NTC2_TYPE_SEL | | 0xAC: Bit[2] | NTC_CFG: 0x47 | Bit[2]: NTC2_EN | | 0xAC: Bit[1] | NTC_CFG: 0x47 | Bit[1]: NTC1_TYPE_SEL | | 0xAC: Bit[0] | NTC_CFG: 0x47 | Bit[0]: NTC1_EN | | 0xAD: Bit[15] | CELL_UV: 0x38 | Bits[11:8]: CELL_UV_DG<br>Bits[7:0]: CELL_UV | | 0xAD: Bit[14] | CELL_OV: 0x39 | Bits[11:8]: CELL_OV_DG<br>Bits[7:0]: CELL_OV | | | NTCC_OTHR_DSG: 0x48 | Bits[9:0]: NTC_CELL_HOT_DISCH | | | NTCC_UTHR_DSG: 0x49 | Bits[9:0]: NTC_CELL_COLD_DISCH | | 0xAD: Bit[13] | NTCC_OTHR_CHG: 0x4A | Bits[9:0]: NTC_CELL_HOT_CHG | | | NTCC_UTHR_CHG: 0x4B | Bits[15:11]: NTC_CELL_HYST Bits[9:0]: NTC_CELL_COLD_CHG | | 0xAD: Bit[10] | CELLS_CTRL: 0x00 | Bits[3:0]: CELL_S_CTRL | | 0xAD: Bit[4] | SELF_CFG: 0x56 | Bit[6]: OTP_CRC_EN | | 0xAD: Bit[3] | SELF_CFG: 0x56 | Bit[3]: ADC_SELF_TEST_EN | | 0xAD: Bit[2] | SELF_CFG: 0x56 | Bit[2]: VDD_EN | | 0xAD: Bit[1] | SELF_CFG: 0x56 | Bit[1]: 3V3_EN | | 0xAD: Bit[0] | SELF_CFG: 0x56 | Bit[0]: REGIN_EN | | 0xAE: Bit[15] | DSGOC_CFG: 0x2B | Bits[14:8]: OC_DCHG_DG Bit[5]: OC_DCHG_RNG Bits[4:0]: OC_DCHG_LIM | | 0xAE: Bit[14] | CHGOC_CFG: 0x2C | Bits[14:8]: OC_CHG_DG Bit[5]: OC_CHG_RNG Bits[4:0]: OC_CHG_LIM | # MP2787 - 7S TO 16S BATTERY MONITOR WITH COULOMB COUNTING | 0xB0: Bit[15] | PACKFT_CTRL: 0x34 | Bit[8]: CELL_DEAD_EN | |---------------|-------------------|------------------------------------------------------------| | 0xB0: Bit[13] | CELLFT_CTRL: 0x35 | Bit[4]: CELL_OV_EN_CTRL Bit[1]: CELL_UV_EN_CTRL | | 0xB0: Bit[11] | BAL_CFG: 0xA7 | Bit[2]: AUTO_BAL_ALWAYS | | 0xB0: Bit[10] | BAL_CFG: 0xA7 | Bit[1]: BALANCE_MODE_REG | | 0xB0: Bit[9] | BAL_CFG: 0xA7 | Bit[0]: BALANCE_MODE_CTRL (I <sup>2</sup> C versions only) | #### APPLICATION INFORMATION #### **PCB Layout Guidelines** Proper PCB layout is critical to reduce noise, and to optimize the device's accuracy and reliability. For the best results, refer to Figure 21, Figure 22, and Figure 23, and follow the guidelines below: Route the ground plane such that it reduces ground noise and prevents stray current (see Figure 21). Figure 21: Recommended Layout for AGND - 2. Connect the AGND pin to a dedicated ground plane. Then connect the AGND plane to the negative terminal of the battery stack via a $0\Omega$ resistor. - Review the schematic and layout to ensure that each component is connected to the correct ground (power vs. signal). For example, the diodes protecting the different power terminals should be connected to PGND. - Consider the expected maximum peak load current, then check the PGND length, width, and thickness to ensure that there is an appropriate low-resistance path that prevents voltage drops. - The REGIN, VDD, VREF, 3V3, and NTCB pins require external decoupling capacitors, which should be placed as close as possible to each pin. Minimize the trace inductance from these pins to AGND (see Figure 22). Figure 22: Recommended Layout for Decoupling Capacitors - Consider Kelvin connections at the sense resistor. A sense resistor with a dedicated sensing pad is ideal. A simple, two-terminal sense resistor can be used in a 4-wire sensing configuration (see Figure 23). - Route the sensing signals to SRP and SRN in parallel to avoid coupling interfering signals. Figure 23: 2512 Sense Resistor Using 4-Wire Footprint - Connect the temperature sensors (NTCx) to AGND using the star connection technique to avoid contaminating the voltage reading with the resistive voltage drop caused by the load or charging ground current. - Route the two wires connecting the NTCx pins together in twisted pairs to avoid coupling interfering signals. This is recommended if NTCx is located off-board. ## TYPICAL APPLICATION CIRCUIT Figure 24 shows the typical external components and connections required to interface the MP2787 to the battery pack and the system. Figure 24: Typical Application Circuit for the MP2787 © 2023 MPS. All Rights Reserved. ### **Recommended External Components** Figure 25 shows a detailed view of all of the typical recommended external components. Figure 25: Recommended External Component Diagram Table 10 on page 97 provides guidance regarding which parameters should be evaluated when selecting each BOM component (see the Configuration for External or Internal Cell-Balancing section on page 98 for more details on cell-balancing). Refer to the MP2787 evaluation board datasheet to see each BOM component. © 2023 MPS. All Rights Reserved. ## **Table 10: Recommended Components** | Parameter Identifier | Parameter Description | Component Description | Parameter Comments | Min | Тур | Max | Unit | |-----------------------|----------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | General | <u> </u> | 2000 | | | ı | ı | Į. | | Dagnd-co | Recommended Zener diode voltage rating | AGND-C0 Zener diode voltage | | | 3.3 | | V | | Pin Filtering | diode voltage rating | diode voltage | | | | | | | C <sub>VTOP_FLT</sub> | Required capacitance | VTOP-filtering capacitor | | | 470 | | nF | | R <sub>VTOP_FLT</sub> | Required resistance | VTOP-filtering resistor | | | 20 | | Ω | | Cell Voltage S | Sensing | | | | | | | | Ccell_flt | Required capacitance | Cell-filtering capacitor | | | 100 | | nF | | R <sub>CELL_FLT</sub> | Required resistance | Cell-filtering resistor | | 20 | 100 | | Ω | | Current Sensi | | | | | ı | ı | ı | | R <sub>SRN_FLT</sub> | Recommended resistance | SRN filtering resistor | | | 100 | | Ω | | CSRN_GND | Recommended capacitance | SRN-AGND filtering capacitor | | | 100 | | nF | | CSRN_SRP | Recommended capacitance | SRN/P differential filtering capacitor | | | 100 | | nF | | R <sub>SRP_FLT</sub> | Recommended resistance | SRP filtering resistor | | | 100 | | Ω | | CSRP_GND | Recommended capacitance | SRP-AGND filtering capacitor | | | 100 | | nF | | Rsense | Recommended resistance | Pack current-sense resistor | The min and max values are recommended, and are based on the current-sense range. | 0.2 | 2 | 5 | mΩ | | Regulators | <u> </u> | | | | • | • | | | C <sub>3V3</sub> | Required capacitance | 3.3V capacitor | | 0.47 | 1 | 10 | μF | | C <sub>VDD</sub> | Required capacitance | VDD bypass capacitor | | | 1 | | μF | | CVREF | Required capacitance | VREF bypass capacitor | | | 1 | | μF | | Cregin | Required capacitance | REGIN capacitor | | | 3.3 | | μF | | C <sub>REG</sub> | Required capacitance | Regulator capacitor | | | 1 | | μF | | R <sub>REG</sub> | Regulator-limiting resistor value | Regulator-limiting resistor value | | | 500 | | Ω | | Temperature S | Sensing | | | | | | | | R <sub>NTC_PUP</sub> | Typical resistance | NTC pull-up | This is a typical value. Generally, the NTC pull-up value should match the NTC thermistor value at 25°C. | | 10 | | kΩ | | RNTC | Typical resistance NTCB capacitance | NTC thermistor NTCB capacitor | If a smaller resistance is used, the NTCB current limit should be evaluated and compared to the total resistance connected to the NTCB in the worst-case scenario (hot temperatures). | | 10 | 10 | kΩ | | Ситсв | INTO Capacitance | INTO Capacitor | | | | 10 | IIF | ## Configuration for External or Internal Cell-Balancing Cell-balancing can be implemented via the internal balancing MOSFETs for up to 58mA. Higher cell-balancing current is possible with external MOSFETs or BJTs (see Figure 26). Figure 26: Typical Schematics Internal vs. External Balancing Configurations The section below describes the recommended components for each of these 3 balancing configurations. Table 11 recommends specific components for internal MOSFET balancing. **Parameter** Parameter Component **Notes** Min Max Unit Typ Identifier Description Description Capacitance for internal balancing Required Cell-filtering configuration. If RCELL FILTER increases, CCELL FILTER 100 nF capacitance capacitor CCELL FILTER should be proportionally decreased. Resistance for balancing internal Cell-filtering configuration. If RCELL\_FILTER increases, Required RCELL\_FILTER 20 100 Ω resistance resistor Ccell\_filter should be proportionally Table 11: Recommended Component Selection for Internal MOSFET Balancing The amount of current provided in an internal balancing configuration is easily derived by following the $R_{CELL\_FILTER}$ value and considering the integrated MOSFET balancing resistance ( $R_{DS(ON)\_BAL\_FET}$ ). For example, for a lithium cell at 4V where $R_{CELL\_FILTER} = 20\Omega$ , the resistive path allows for 58mA once the integrated balancing resistor MOSFET is enabled. decreased. For higher balancing current, Table 12 and Table 13 on page 99 provide guidance on selecting the MOSFET or BJT circuit components. Table 12 recommends specific components for external MOSFET balancing. Table 12: Recommended Component Selection for External MOSFET Balancing | Parameter Identifier | Parameter<br>Description | Component Description | Notes | Min | Тур | Max | Unit | |----------------------|----------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Ccell_filter | Required capacitance | Cell-filtering capacitor | Capacitance for external balancing configuration. If R <sub>CELL_FILTER</sub> increases, C <sub>CELL_FILTER</sub> should be proportionally decreased. | | 10 | | nF | | RCELL_FILTER | Required resistance | Cell-filtering resistor | Resistance for external balancing configuration. If R <sub>CELL_FILTER</sub> increases, C <sub>CELL_FILTER</sub> should be proportionally decreased. | 800 | 1000 | | Ω | | R <sub>BAL</sub> | Required resistance | Cell-balancing current-limiting resistor | Adjust this value to set the balancing current, and verify the power dissipation compared to package limit. | | 43 | | Ω | | V <sub>TH_MBAL</sub> | MOSFET V <sub>GS</sub> threshold | External balancing MOSFET MBAL | A higher voltage threshold may prevent the MOSFET from turning on. | | 1.5 | 1.8 | V | The external balancing N-channel MOSFETs should be selected using Table 12 on page 98. Choose a MOSFET with a sufficiently low $V_{GS}$ threshold. For simplification, assume that the integrated MOSFET-balancing resistance can be ignored. The available $V_{GS}$ that turns on the MOSFET is generated across $R_{CELL\_FILTER}$ , meaning its voltage is half of the lithium cell voltage (e.g. 4.2V / 2 = 2.1V). In this scenario, the $V_{GS}$ threshold for $M_{BAL}$ should be below 2.1V with an appropriate safety margin. The safety margin should allow for voltage drops on the integrated MOSFET-balancing resistor. This drop can be caused by the following: - Changes in the operating conditions - Shifts in the M<sub>BAL</sub> V<sub>GS</sub> threshold across operating conditions - Drops that develop across the sensing wires due to the balancing current Table 13 recommends specific components for external BJT balancing. Table 13: Recommended Component Selection for External BJT Balancing | Parameter Identifier | Parameter Description | Component Description | Notes | Min | Тур | Max | Unit | |----------------------|-----------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | Ccell_filter | Required capacitance | Cell-filtering capacitor | Capacitance for external balancing configuration. If R <sub>CELL_FILTER</sub> increases, C <sub>CELL_FILTER</sub> should be proportionally decreased. | | 100 | | nF | | Rcell_filter | Required resistance | Cell-filtering resistor | Resistance for external balancing configuration. If R <sub>CELL_FILTER</sub> increases, C <sub>CELL_FILTER</sub> should be proportionally decreased. | 20 | 100 | 1000 | Ω | | R <sub>BAL</sub> | Required resistance | Cell-balancing current-limiting resistor | Adjust this value to set the balancing current, and verify the power dissipation compared to package limit. | | 43 | | Ω | | h <sub>FE_QBAL</sub> | BJT DC current gain | External<br>balancing BJT<br>Q <sub>BAL</sub> | A lower h <sub>FE</sub> may limit the external balancing current. | 50 | | | | Because $R_{BAL}$ sets the balancing current and dissipates most of the power, ensure that an appropriate resistor and resistor package are selected, especially for resistors below $100\Omega$ . For example, if $R_{BAL}$ = $43\Omega$ , there is 410mW of power dissipation when the lithium cell voltage = 4.2V. This means that a package of at least 2512 (6432 Metric) should be used. It is also important to consider the thermal design of the overall board and enclosure. The MP2787 can simultaneously balance only odd or even cells, meaning 8 cells in a 16-cell system. When balancing is run continuously on 8 cells, 3.28W is dissipated as heat with a $43\Omega$ R<sub>BAL</sub>. To keep the MP2787 in the allowed temperature range, consider how this additional heat can be dissipated, as it is added to the amount of heat generated by other components. The MP2787 includes compensation for the voltage drop across $R_{CELL\_FILTER}$ via the OTP register CELL\_1K\_COMP. When enabled, this register compensates for an $R_{CELL\_FILTER}$ value of 1k $\Omega$ . Generally, CELL\_1K\_COMP should be enabled if $R_{CELL\_FILTER}$ is 500 $\Omega$ or greater. #### **Unused Pins** For a particular application, some pins may not be required. Table 14 on page 100 shows how to connect these pins when they are not used. ### **Table 14: Unused Pins Connection** | Pin# | Name | Recommendation | |---------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 3,<br>4, 5, 6,<br>46, 47,<br>48 | C8, C9,<br>C10, C11,<br>C12, C13,<br>C14, C15,<br>C16 | If fewer than 16 series cells are used, directly connect all unused cell channels to the practical maximum cell channel. For example, if only 10 cells are used, C16-C10 should be connected together. | | 15, 16 | SRP, SRN | If the current-sense function is not required, connect these pins to AGND. | | 17, 18,<br>19, 20 | NTC1,<br>NTC2,<br>NTC3,<br>NTC4 | Float the unused NTC channels. | | 21 | NTCB | If NTC temperature monitoring is not used, float this pin. | | 28 | XALERT | Float this pin if it is not used. | | 29 | WDT | Float this pin if it is not used. | | 33 | SDO | Float this pin if it is not used. | | 34 | GPIO3/nCS | Float this pin if it is not used. Note that the GPIO3 should be set to $20k\Omega$ pull-up mode via the GPIO_CFG register; otherwise there may be additional power consumption. | | 35, 36 | GPIO1,<br>GPIO2 | Float this pin if it is not used. Note that the unused GPIO should be set to $20k\Omega$ pull-up mode via the GPIO_CFG register; otherwise there may be additional power consumption. | | 37 | GPIOHV1 | Float this pin if it is not used. | ## **PACKAGE INFORMATION** # **TQFP-48 (7mmx7mm)** #### **TOP VIEW** #### **RECOMMENDED LAND PATTERN** SIDE VIEW DETAIL "A" #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION, OR GATE BURR. - 3) PACKAGE WITDH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX. - 5) JEDEC REFERENCE IS MO-143. - 6) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch | |----------------------|----------------------|-------------------|-------------------|-------------------|------------------|-----------------------|-----------------------| | MP2787DFP-<br>xxxx-T | TQFP-48<br>(7mmx7mm) | N/A | N/A | 250pcs | N/A | N/A | N/A | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | | |------------|---------------|-----------------|---------------|--| | 1.0 | 8/17/2023 | Initial Release | - | | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.