



# 100V, Three-Phase, BLDC Motor Pre-Driver with PWM & Enable Inputs

#### DESCRIPTION

The MP6537 is a gate driver IC designed for three-phase, brushless DC motor driver applications. The MP6537 is capable of driving three half-bridges consisting of six N-channel power MOSFETs up to 100V.

The MP6537 uses a bootstrap capacitor to generate a supply voltage for the high-side MOSFET driver. An internal charge pump maintains the high-side gate driver if the output is held high for an extended period of time.

Full protection features include programmable over-current protection (OCP), adjustable dead-time control, under-voltage lockout (UVLO), and thermal shutdown.

The MP6537 is available in a QFN-28 (4mmx5mm) package with an exposed thermal pad.

#### **FEATURES**

- Supports 100V Operation
- 120V V<sub>BST</sub> Maximum Voltage
- Internal LDO Supports External NPN for High-Current Drive Requirements
- Integrated Current-Sense Amplifier
- Low-Power Sleep Mode for Batterypowered Applications
- Programmable Over-Current Protection (OCP) of External MOSFETs
- Adjustable Dead-Time Control to Prevent Shoot-Through
- Thermal Shutdown and Under-Voltage Lockout (UVLO) Protection
- Fault Indication Output
- Available in a Thermally Enhanced Surface-Mounted QFN-28 (4mmx5mm) Package

### **APPLICATIONS**

- Three-Phase Brushless DC Motors and Permanent Magnet Synchronous Motors
- Power Drills
- E-Bikes

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

### TYPICAL APPLICATION



## ORDERING INFORMATION

| Part Number | Package          | Top Marking |
|-------------|------------------|-------------|
| MP6537GV*   | QFN-28 (4mmx5mm) | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g.: MP6537GV–Z)

## **TOP MARKING**

MPSYWW MP6537 LLLLLL

MPS: MPS prefix Y: Year code WW: Week code MP6537: Part number LLLLL: Lot number

## **PACKAGE REFERENCE**





| ABSOLUTE MAXIMUM RATINGS (1) Input voltage (V <sub>IN</sub> )0.3V to 110V |
|---------------------------------------------------------------------------|
| Input voltage VREG, GLA/B/C0.3V to 14.5V LDO0.3V to 14.5V                 |
| BSTA/B/C0.3V to 120V                                                      |
| GHA/B/C0.3V to (BST-SH) + 0.3V                                            |
| GHA/B/C (transient, 2µs)                                                  |
| -8V to (BST-SH) + 0.3V                                                    |
| LSS0.3V to 4V                                                             |
| LSS (transient, 2µs)1V to 4V SHA/B/C5V to 110V                            |
| SHA/B/C (transient, 2µs)8V to 110V                                        |
| All other pins to GND0.3V to 6.5V                                         |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$                 |
| QFN-28 (4mmx5mm)3.1W                                                      |
| Storage temperature55°C to +150°C                                         |
| Junction temperature+150°C                                                |
| Lead temperature (solder) +260°C                                          |
| Recommended Operating Conditions (3)                                      |
| Input voltage (V <sub>IN</sub> )+8V to 100V                               |
| Input voltage (V <sub>REG</sub> )+8.5V to 14V                             |
| OCREF voltage (V <sub>oc</sub> ) 0.125V to 2.4V                           |
| Operating junction temp (T <sub>J</sub> )40°C to +125°C                   |

| Thermal Resistance | $\boldsymbol{\theta}^{(4)}$ $\boldsymbol{\theta}_{JA}$ | $oldsymbol{	heta}$ JC |      |
|--------------------|--------------------------------------------------------|-----------------------|------|
| QFN-28 (4mmx5mm)   | 40 .                                                   | 9                     | °C/W |

#### NOTES:

- 1)
- Exceeding these ratings may damage the device.

  The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{\text{JA}}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J)$ (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  =48V, VREG =12V,  $T_A$  = 25°C, unless otherwise noted.

| Parameter                               | Symbol                   | Condition                                     | Min  | Тур      | Max  | Units    |
|-----------------------------------------|--------------------------|-----------------------------------------------|------|----------|------|----------|
| Power Supply                            |                          |                                               |      |          |      |          |
| Input supply voltage                    | V <sub>IN</sub>          |                                               | 8    |          | 100  | V        |
| LDO output voltage                      | $V_{LDO}$                | I <sub>LDO</sub> ≤ 5mA, V <sub>IN</sub> > 15V | 10.8 | 12       | 13.2 | V        |
| Gate driver supply voltage              | $V_{REG}$                |                                               | 8.5  |          | 14   | V        |
| Out a secret summent                    | I <sub>Q</sub>           | nSLEEP = 1, not switching                     |      | 0.7      |      | mA       |
| Quiescent current                       | I <sub>SLEEP</sub>       | nSLEEP = 0                                    |      |          | 1    | μA       |
| Control Logic                           | •                        |                                               | •    |          |      |          |
| Input logic 'low' threshold             | VIL                      |                                               |      |          | 0.8  | V        |
| Input logic 'high' threshold            | V <sub>IH</sub>          |                                               | 2    |          |      | V        |
| Logic input current                     | I <sub>IN(H)</sub>       | V <sub>IH</sub> = 0.8V                        | -2.4 |          | 2.4  | μA       |
|                                         | I <sub>IN(L)</sub>       | V <sub>IL</sub> = 5V                          | -14  |          | 14   | μA       |
| nSLEEP pull down resistance             | R <sub>SLEEP-PD</sub>    |                                               |      | 450      |      | kΩ       |
| Internal pull down resistance           | R <sub>PD</sub>          |                                               |      | 450      |      | kΩ       |
| Fault Output (Open-Drain Out            |                          | l                                             | T    | Π        | 0.1  | l .,     |
| Output low voltage                      | V <sub>OL</sub>          | I <sub>O</sub> = 5mA                          |      |          | 0.1  | V        |
| Output high leakage current             | Іон                      | V <sub>0</sub> = 3.3V                         |      |          | 1    | μA       |
| Protection Circuit                      | 1.7                      | T                                             | 0.5  | 7.5      | 0.5  | l v      |
| VREG UVLO rising threshold              | V <sub>REG_RUVLO</sub>   |                                               | 6.5  | 7.5      | 8.5  | V        |
| VREG UVLO falling threshold             | V <sub>REG_FUVLO</sub>   |                                               | 6    | 6.8      | 7.6  | V        |
| VREG UVLO hysteresis                    | V <sub>REG_HYS</sub>     |                                               |      | 610      |      | mV       |
| VIN UVLO rising threshold               | V <sub>VIN_RUVLO</sub>   |                                               | 3.6  | 4        | 4.4  | V        |
| VIN UVLO falling threshold              | V <sub>VIN_FUVLO</sub>   |                                               | 3.4  | 3.8      | 4.3  | V        |
| VIN UVLO hysteresis                     | V <sub>VIN_HYS</sub>     |                                               |      | 100      |      | mV       |
| VBST UVLO threshold                     | V <sub>BST_UVLO</sub>    | Voltage between SHx and BSTx                  |      | 4        |      | V        |
| OCREF threshold                         | Voc                      | V <sub>OC</sub> = 1V                          | 0.8  | 1        | 1.2  | V        |
|                                         |                          | V <sub>OC</sub> = 2.4V                        | 2.18 | 2.4      | 2.62 | V        |
| OCP deglitch time Sleep wakeup time     | toc                      |                                               |      | 2.7      |      | μs       |
| Thermal shutdown                        | t <sub>SLEEP</sub>       |                                               |      | 175      |      | ms<br>°C |
|                                         |                          |                                               |      | 20       |      | °C       |
| Thermal shutdown hysteresis  Gate Drive | T <sub>TSD_HYS</sub> (5) |                                               |      | 20       |      |          |
| Bootstrap diode forward                 |                          | I <sub>D</sub> = 10mA                         |      |          | 1.2  | V        |
| voltage                                 | V <sub>FВООТ</sub>       | I <sub>D</sub> = 50mA                         |      |          | 2.3  | V        |
| Maximum source current                  | DS <sub>0</sub> (5)      | 2 23                                          |      | 0.8      |      | A        |
| Maximum sink current                    | DS <sub>I</sub> (5)      |                                               |      | 1        |      | A        |
| Gate drive pull up resistance           | Rup                      | V <sub>DS</sub> = 1V                          |      | 7        |      | Ω        |
| HS gate drive pull down                 |                          |                                               |      | <u>'</u> |      |          |
| resistance                              | R <sub>HS-DN</sub>       | V <sub>DS</sub> = 1V                          | 0.6  |          | 4.5  | Ω        |
| LS gate drive pull down                 | D. c                     | \/ = 4\/                                      | 0.6  |          | 4.5  | 0        |
| resistance                              | R <sub>LS-DN</sub>       | $V_{DS} = 1V$                                 | 0.6  |          | 4.5  | Ω        |
| LS automatic turn on time               | t <sub>LS</sub>          |                                               |      | 4.6      |      | μs       |
|                                         |                          | $R_{DT} = 10k\Omega$                          |      | 560      |      | ns       |
| Dead time                               | tDEAD                    | $R_{DT} = 100k\Omega$                         |      | 4.5      |      | μs       |
|                                         |                          | DT tied to GND                                |      | 77       |      | ns       |

#### NOTE:

5) Guaranteed by design.



### TYPICAL CHARACTERISTICS

 $V_{IN}$  = 48V, unless otherwise noted.

#### **Quiescent Current vs. Temperature**



## VREG Falling Threshold vs. Temperature



## **OCREF Threshold vs. Temperature** OCREF = 2.4V



## VIN UVLO Falling Threshold vs. Temperature



## VBST UVLO Threshold vs. Temperature



## OCP CSO Rising Threshold vs. Temperature





## TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 48V, unless otherwise noted.

## OCP CSO Falling Threshold vs. **Temperature**





## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 48V, OCREF = 0.5V,  $R_{DT}$  = 1k $\Omega$ , A phase switching, B phase LS on,  $f_{PWMA}$  = 30kHz,  $T_A$  = 25°C, resistor + inductor load:  $5\Omega$  + 1mH/phase with star connection, unless otherwise noted.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 48V, OCREF = 0.5V,  $R_{DT}$  = 1k $\Omega$ , A phase switching, B phase LS on,  $f_{PWMA}$  = 30kHz,  $T_A$  = 25°C, resistor + inductor load:  $5\Omega$  + 1mH/phase with star connection, unless otherwise noted.





## **PIN FUNCTIONS**

| Pin# | Name   | Description                                                                                                  |
|------|--------|--------------------------------------------------------------------------------------------------------------|
| 1    | GND    | Ground.                                                                                                      |
| 2    | VIN    | Input supply voltage.                                                                                        |
| 3    | CSO    | Current sense output and OCP off time adjust.                                                                |
| 4    | LDO    | Gate drive LDO output/base drive for external NPN transistor.                                                |
| 5    | VREG   | Gate driver supply voltage.                                                                                  |
| 6    | BSTA   | Bootstrap output phase A.                                                                                    |
| 7    | SHA    | High-side source connection phase A.                                                                         |
| 8    | GHA    | High-side gate drive phase A.                                                                                |
| 9    | GLA    | Low-side gate drive phase A.                                                                                 |
| 10   | BSTB   | Bootstrap output phase B.                                                                                    |
| 11   | SHB    | High-side source connection phase B.                                                                         |
| 12   | GHB    | High-side gate drive phase B.                                                                                |
| 13   | GLB    | Low-side gate drive phase B.                                                                                 |
| 14   | BSTC   | Bootstrap output phase C.                                                                                    |
| 15   | SHC    | High-side source connection phase C.                                                                         |
| 16   | GHC    | High-side gate drive phase C.                                                                                |
| 17   | GLC    | Low-side gate drive phase C.                                                                                 |
| 18   | LSS    | Low-side source connection.                                                                                  |
| 19   | PWMC   | Phase C PWM input pin.                                                                                       |
| 20   | PWMB   | Phase B PWM input pin.                                                                                       |
| 21   | PWMA   | Phase A PWM input pin.                                                                                       |
| 22   | ENC    | Phase C enable input pin.                                                                                    |
| 23   | ENB    | Phase B enable input pin.                                                                                    |
| 24   | ENA    | Phase A enable input pin.                                                                                    |
| 25   | nFAULT | <b>Fault Indication.</b> nFAULT is an open-drain output type. nFAULT is logic low when in a fault condition. |
| 26   | nSLEEP | <b>Sleep mode input.</b> Logic low to enter low-power sleep mode; high to enable. Internal pulldown.         |
| 27   | OCREF  | Over-current protection reference input.                                                                     |
| 28   | DT     | Dead time setting.                                                                                           |

## **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram

#### **OPERATION**

The MP6537 is a three-phase, BLDC motor pre-driver that can drive three half-bridges with a 0.8A source and 1A sink current capability. The MP6537 supports operation up to 100V. The MP6537 features a low-power sleep mode, which disables the device and draws very low supply current.

The MP6537 provides several flexible functions, such as adjustable dead-time control and overcurrent protection (OCP), which allow the device to cover a wide range of applications.

#### **Power-Up Sequence**

The power-up sequence is initiated by the application of voltage to VIN and the voltage present on VREG. Usually, VREG is supplied by an internal LDO regulator connected to VIN, but it is also possible to drive VREG from another power source.

To initiate a power-up, VIN must be above ~4.5V, and VREG must be above the VREG under-voltage lockout (UVLO) threshold of 7.4V. If VREG is supplied by the internal LDO regulator, this means that VIN must be at about 8V before the part starts to power up. After VREG exceeds the VREG UVLO threshold, the MP6537 sequentially turns on each low-side MOSFET (LS-FET) in succession to charge the bootstrap capacitors.

The power-up process takes between 1ms and 2ms, after which the MP6537 responds to logic inputs and drives the outputs.

### **Input Logic**

Driving nSLEEP low puts the device into a lowpower sleep state. In this state, all internal circuits are disabled. All inputs are ignored when nSLEEP is active low. When waking up from sleep mode, approximately 1ms of time must pass before issuing a pulse-width modulation (PWM) command to allow the internal circuitry time to stabilize.

ENx is used to control the gate drive outputs of each phase. When ENx is low, the gate drive outputs are disabled, and the PWMx input on that phase is ignored. When ENx is high, the gate drive outputs are enabled, and the PWMx input is recognized (see Table 1).

**Table 1: Input Logic Truth Table** 

| ENx | PWMx | SHx            |
|-----|------|----------------|
| Н   | Н    | VIN            |
| Н   | L    | GND            |
| L   | Х    | High impedance |

#### nFAULT

nFAULT reports to the system when a fault condition occurs. such over-current protection (OCP) or over-temperature protection (OTP). nFAULT is an open-drain output type and is driven low when a fault condition occurs. If the fault condition is released, nFAULT is pulled up to a high level by an external pull-up resistor.

#### Current-Sense Amplifier

An integrated current-sense amplifier amplifies the voltage on LSS (relative to GND) by a factor of 20. This voltage is output to CSO.

The current-sense amplifier only sources current. An external capacitor of 1nF (minimum) must be connected from CSO to ground for stability.

During the PWM on time, current flowing through the output MOSFETs also flows through the shared low-side current sense resistor, generating a voltage that is amplified by the current-sense amplifier, which charges the external capacitor on CSO. During the PWM off time, current recirculates through the LS-FETs and does not pass through the sense resistor, so there is zero voltage across it. During this time, the capacitor discharges the internal feedback (approximately  $450k\Omega$ ) and also through any external resistor to ground. Select an external resistor and capacitor to provide a filter to hold the value of the current through the PWM off time. Any external resistor used should be  $1k\Omega$ or larger.

### Over-Current Protection (OCP) / Current Regulation

The voltage across each LS-FET is monitored by a comparator in the MP6537 to turn the device off in the event of an over-current condition. The over-current shutdown voltage threshold level is programmable through OCREF by applying an external reference voltage with a DAC or resistor divider. When the VDS of the MOSFET exceeds OCREF.



CSO is pulled to ~6V internally. Whenever CSO exceeds 3.5V, an OCP event is detected, and all output MOSFETs are turned off. nFAULT is driven active low.

Once the current through the LS-FETs and the sense resistor stops, the CSO voltage is no longer driven and starts to fall at a rate determined by the external capacitor and resistor. When the voltage falls below 2.9V, the output MOSFETs are re-enabled, and nFAULT is inactive.

The resulting off time is set by the value of the external capacitor and the internal feedback resistor in parallel with the external resistor (if used).

The off time generated when CSO reaches 3.5V can be approximated with Equation (1):

$$t_{OFF}(\mu S) = 0.2*R(k\Omega)*C(nF)$$
 (1)

The off time generated when VDS exceeds OCREF is longer since CSO is pulled to 6V and must decay to 2.9V for the outputs to be reenabled. This off time can be approximated with Equation (2):

$$t_{OFF}(\mu S) = 0.6*R(k\Omega)*C(nF)$$
 (2)

Where C is the capacitance from CSO to ground, and R is the total resistance from CSO to ground, comprised of the internal feedback resistor (~450k $\Omega$ ) in parallel with any external resistor to ground.

This feature can be used for current regulation to limit the stall/start-up current of a motor, either by using an external current sense resistor or (with lower accuracy) the  $R_{DS(ON)}$  of the LS-FET.

In addition to low-side current monitoring, a circuit monitors the output and triggers a fault condition of the output, driving it high, but it will not rise above ~4.5V. This provides protection against a short to ground, which would not be detected by low-side current sensing. If this occurs, the MP6537 enters a latched fault state and disables all outputs. The MP6537 remains latched off until it is reset by nSLEEP or UVLO.

#### **Gate-Drive Voltage Regulator**

To generate a voltage to drive the external MOSFET gates, a linear regulator is integrated into the MP6537.

If current over about 5mA is needed (to drive the high gate charge MOSFETs at a high switching frequency), an external NPN transistor (and optionally also a resistor) must be used to remove power dissipation from the IC.

For low-current applications, LDO is connected directly to VREG. For higher current requirements, an NPN transistor is used (see Figure 2).



Figure 2: High-Current Configuration of the LDO

If desired, an appropriate gate-drive supply voltage can be supplied directly to VREG from an external supply. In this case, connect only the capacitor to LDO. VIN must still be connected to the motor supply voltage.

#### **OCP Deglitch Time**

There is usually a current spike during the switching transition due to the body diode's reverse-recovery current or the distributed inductance or capacitance. This current spike requires filtering to prevent it from erroneously triggering OCP and shutting down the external MOSFET. An internal, fixed, deglitch time ( $t_{\text{OC}}$ ) (which is also the minimum on time for the MOSFET) blanks the output of the VDS monitor when the outputs are switched.

#### **Charge Pump and Bootstrap**

Normally, the high-side gate-drive voltage is generated from bootstrap capacitors connected between SHx and BSTx. The bootstrap capacitor is charged whenever the LS-FET is turned on.



If the output is held at a high state for a long period of time, the bootstrap capacitor discharges slowly. This eventually results in gate driver loss for the HS-FET.

To prevent this, an internal charge pump generates a voltage to maintain the bootstrap capacitor charge.

The bootstrap voltage is monitored by an under-voltage detection circuit. If any bootstrap voltage falls below the VBST UVLO voltage, the part initiates a new power-up sequence.

## **Dead-Time Adjustment**

To prevent shoot through in any phase of the bridge, it is necessary to have a dead time (t<sub>DEAD</sub>) between a high- or low-side turn-off and the next complementary turn-on event. The dead time for all three phases is set by a single dead-time resistor (RDT) between DT and ground using Equation (3):

$$t_{DEAD}(\mu s) = 0.044*R(k\Omega) + 0.1$$
 (3)

If DT is tied to GND directly, an internal minimum dead time of 30ns is applied. Leave DT open to generate a 6µs dead time.

#### **VREG and VIN UVLO Protection**

If at any time the voltage on VREG falls below the VREG UVLO threshold voltage, the outputs are disabled, and the nFAULT signal is asserted. Operation resumes with a bootstrap refresh when VREG rises above the UVLO threshold.

If the voltage on VIN falls below the VIN UVLO threshold voltage, all circuitry in the device is disabled, and the internal logic is reset. nFAULT is not asserted. Operation resumes when VREG rises above the UVLO threshold.

#### **Thermal Shutdown**

If the die temperature exceeds safe limits, the MP6537 enters a latched fault state similar to an OCP event, and nFAULT is driven low. Only nSLEEP or UVLO can unlatch the device from an OTP fault lockout.



## PACKAGE INFORMATION

### QFN-28 (4mmx5mm)









DETAIL A



## NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VHGD-3.
- 5) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.