# 5.5V, 3A, Synchronous Step-Down Power Module, AEC-Q100 Qualified ## **DESCRIPTION** The MPM3808 is an easy-to-use, fully integrated, synchronous step-down power module with a built-in inductor and power MOSFETs. It can achieve up to 3A of continuous output current ( $I_{OUT}$ ), with excellent load and line regulation. The constant-on-time (COT) control scheme provides fast transient response and eases loop stabilization. Fault protections include cycle-by-cycle current limiting and thermal shutdown. An open-drain power good (PG) signal indicates that the output voltage (V<sub>OUT</sub>) exceeds 90% of its nominal voltage. The MPM3808 is ideal for a wide range of applications, including high-performance digital signal processors (DSPs), advanced driver-assistance system (ADAS) sensors, portable and mobile devices, and other low-power systems with constrained area. The MPM3808 requires a minimal number of readily available, standard external components, and is available in a small QFN-15 (3mmx4mmx1.6mm) package. #### **FEATURES** ## • Designed for Automotive Applications: - Wide 2.5V to 5.5V Operating V<sub>IN</sub> Range - Up to 3A I<sub>OUT</sub> - 1% Feedback (FB) Accuracy - -40°C to +150°C Operating T<sub>J</sub> Range - Available in AEC-Q100 Grade 1 ## Increased Battery Life: - 21µA Sleep Mode I<sub>Q</sub> - AAM Mode for Increased Efficiency under Light-Load Conditions #### High Performance for Improved Thermals: $\circ$ 65mΩ and 35mΩ Integrated Internal Power MOSFETs #### Optimized for EMC and EMI: - o 2.4MHz fsw ## • Optimized for Board Size and BOM: - Integrated Internal Power MOSFETs - Integrated Compensation Network - Available in a QFN-15 (3mmx4mmx1.6mm) Package - Fixed Output Options <sup>(1)</sup>: 0.8V, 1V, 1.1V, 1.2V, 1.25V, 1.5V, 1.8V, 2.5V, 2.8V, and 3.3V #### Additional Features: - Enable (EN) for Power Sequencing - Power Good (PG) - o 100% Duty Cycle - External Soft Start (SS) Control - Output Discharge - OVP and SCP with Hiccup Mode - Available in a Wettable Flank Package ## **APPLICATIONS** - Camera Modules - ADAS Sensors - Automotive Infotainment - Automotive V2X #### Note: See the Ordering Information section on page 3 for the availability of each fixed output version. Contact MPS for details on additional output voltages that may be available. All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. 1 # **TYPICAL APPLICATION** **Typical Application (Adjustable Output)** **Typical Application (Fixed Output)** ## ORDERING INFORMATION | Part Number* (2) | Output Voltage | Package | Top Marking | MSL Rating** | |-----------------------|----------------|------------------------|-------------|--------------| | MPM3808GLE-AEC1*** | Adjustable | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | | MPM3808GLE-12-AEC1*** | Fixed 1.2V | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | | MPM3808GLE-18-AEC1*** | Fixed 1.8V | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPM3808CGLE-AEC1-Z). #### Note: 2) Contact MPS for details on additional output voltages that may be available. ## **TOP MARKING** <u>MPYW</u> 3808 LLL ME MP: MPS prefix Y: Year code W: Week code 3808: First four digits of the part number LLL: Lot number M: Module E: Wettable flank frame ## **TOP MARKING** <u>MPYW</u> 3808 LLL **ME12** MP: MPS prefix Y: Year code W: Week code 3808: First four digits of the part number LLL: Lot number M: Module E: Wettable flank frame 12: 1.2V fixed-output version of the MPM3808 <sup>\*\*</sup> Moisture Sensitivity Level Rating <sup>\*\*\*</sup> Wettable flank ## **TOP MARKING** MPYW 3808 LLL ME18 MP: MPS prefix Y: Year code W: Week code 3808: First four digits of the part number LLL: Lot number M: Module E: Wettable flank frame 18: 1.8V fixed-output version of the MPM3808 ## **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | <b>Feedback.</b> In the adjustable-output version of the MPM3808, connect the FB pin to an external resistor divider from the output to GND to set the output voltage ( $V_{OUT}$ ). To set the regulation voltage, the FB voltage ( $V_{FB}$ ) is compared to the 0.6V internal reference voltage ( $V_{REF}$ ). In the fixed-output version of the MPM3808, float this pin. | | 2 | PG | <b>Power good indicator.</b> The PG pin is an open-drain output. Connect PG to a voltage source using an external resistor. When $V_{FB}$ exceeds 90% of $V_{REF}$ , PG is pulled high. If $V_{FB}$ drops below 85% of $V_{REF}$ , PG is pulled low to GND. Float this pin if it is not used. | | 3 | VIN | <b>Input supply.</b> The MPM3808 operates from a 2.5V to 5.5V input voltage (V <sub>IN</sub> ). A decoupling capacitor is required to prevent large voltage spikes at the input. | | 4, 5, 6 | SW | <b>Switch output.</b> The SW pin is the internal, high-side P-channel MOSFET drain, and is connected internally to the power inductor. | | 7, 8, 9 | OUT | <b>Power output.</b> Connect the OUT pin to the load. An output capacitor (C <sub>OUT</sub> ) is required to reduce the voltage ripple. | | 10, 11 | GND | <b>IC ground.</b> Connect the GND pin to the negative terminals of the input and output capacitors using large copper areas. Use several vias to connect GND to the ground plane. | | 12 | EN | <b>Enable.</b> Pull EN below the 0.65V falling threshold to shut down the chip. Pull EN above the 0.9V rising threshold to enable the chip. There is an internal $2M\Omega$ resistor from EN to ground. | | 13 | SS | <b>Soft start.</b> Connect a capacitor between SS and GND to set the soft-start (SS) timer to avoid start-up inrush current. The minimum recommended soft-start capacitance (Css) is 1nF. | | 14 | OUT_S | <b>Output sense.</b> OUT_S is the sensing pin for $V_{\text{OUT}}$ and the discharge path to the 150 $\Omega$ resistor load. | | 15 | DNC | <b>Do not connect.</b> This pad is connected internally to SW. Do not route or place vias under this area. | ## ABSOLUTE MAXIMUM RATINGS (3) | All pins | 0.3V to +6.5V | |---------------------------------|--------------------------------| | Continuous power dissipation (T | $_{A} = 25^{\circ}C)^{(4)(8)}$ | | QFN-15 (3mmx4mmx1.6mm) | 2.4W | | Operating junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | -65°C to +150°C | ## ESD Ratings | Human body model (HBM) | Class 2 (5) | |----------------------------|--------------| | Charged device model (CDM) | Class 2b (6) | ## **Recommended Operating Conditions** | Input voltage (V <sub>IN</sub> ) | 2.5V to 5.5V | |----------------------------------|-----------------| | Output voltage (Vout) | | | Load current range | 0A to 3A | | Operating junction temp (TJ | )40°C to +150°C | ## Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub> | QFN-15 (3mmx4mmx <sup>2</sup> | 1.6mm) | | |-------------------------------|-----------------|-----------------------| | JESD51-7 | 65 <sup>′</sup> | 14°C/W <sup>(7)</sup> | | EVM3808-LE-00A | | | #### Notes: - 3) Exceeding these ratings may damage the device. - 4) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 5) Per AEC-Q100-002 - 6) Per AEC-Q100-011 - 7) Measured on JESD51-7, a 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. The $\theta_{\rm JC}$ value shows the thermal resistance from the junction-to-case bottom. - 3) Measured on the standard EVB, a 4-layer, 2oz, copper PCB (6.3cmx6.3cm). The θ<sub>JC</sub> value shows the thermal resistance from the junction-to-case top. # **ELECTRICAL CHARACTERISTICS** $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------| | Input Supply | | | | | | | | Under-voltage lockout (UVLO) rising threshold | V <sub>UVLO_RISING</sub> | | | 2.3 | 2.45 | V | | Input voltage (V <sub>IN</sub> ) UVLO falling threshold | V <sub>UVLO_FALLING</sub> | | | 2.1 | | V | | V <sub>IN</sub> UVLO hysteresis | Vuvlo_HYS | | | 0.2 | | V | | | | $V_{EN} = 2V$ , $V_{FB} = 0.63V$ , $V_{IN} = 3.6V$ , $T_J = 25^{\circ}C$ | | 21 | 30 | | | V <sub>IN</sub> quiescent current | lα | $V_{EN} = 2V$ , $V_{FB} = 0.63V$ , $V_{IN} = 3.6V$ , $T_J = -40$ °C to +125°C <sup>(9)</sup> | | | 40 | μΑ | | | | $V_{EN} = 2V$ , $V_{FB} = 0.63V$ , $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C | | | 80 | | | | | $V_{EN} = 0V$ , $T_J = 25$ °C | | 0.01 | 1 | | | V <sub>IN</sub> shutdown current | I <sub>SHDN</sub> | $V_{EN} = 0V$ , $T_J = -40$ °C to $+125$ °C <sup>(9)</sup> | | | 3 | μΑ | | | | $V_{EN} = 0V$ , $T_J = -40$ °C to +150°C | | | 20 | | | V <sub>IN</sub> over-voltage protection (OVP) rising threshold | VINOVP_RISING | After output volage (Vout) OVP is enabled | | 6.15 | | V | | V <sub>IN</sub> OVP falling threshold | VINOVP_FALLING | | | 5.95 | | V | | V <sub>IN</sub> OVP hysteresis | V <sub>INOVP_HYS</sub> | | | 0.2 | | V | | Frequency, Switches, and | Inductors | | | | | | | Switching frequency | f <sub>SW</sub> | | 2000 | 2400 | 2640 | kHz | | Minimum on time (7) | t <sub>ON_MIN</sub> | $V_{IN} = 5V$ | | 50 | | ns | | Minimum off time (7) | toff_min | $V_{IN} = 5V$ | | 80 | | ns | | Maximum duty cycle | D <sub>MAX</sub> | | | 100 | | % | | Switch leakage current | I <sub>SW_LKG</sub> | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ or $6V$ , $T_J = 25^{\circ}C$ | | 0.0 | 1 | μA | | Switch leakage current | ISW_LKG | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ or $6V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ <sup>(9)</sup> | | | 30 | μΛ | | High-side MOSFET (HS-FET) on resistance | R <sub>DS(ON)_</sub> HS | V <sub>IN</sub> = 5V | | 65 | 85 | mΩ | | Low-side MOSFET (LS-FET) on resistance | R <sub>DS(ON)_</sub> Ls | V <sub>IN</sub> = 5V | | 35 | 55 | mΩ | | Integrated inductor value (9) | L | | 376 | 470 | 564 | nΗ | | Integrated inductor DC resistance | RL | | | 25 | 65 | mΩ | | Integrated inductor saturation current (9) | I <sub>L_SAT</sub> | | 4.8 | 5.4 | | А | 6 # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|----------| | Output and Regulation | • | | | | | | | FB voltage | | T <sub>J</sub> = 25°C | 0.594 | 0.6 | 0.606 | V | | (adjustable output) | $V_{FB}$ | T <sub>J</sub> = -40°C to +150°C | 0.591 | 0.6 | 0.609 | V | | Output regulation voltage | V | 1.2V fixed output | 1.176 | 1.2 | 1.224 | V | | (fixed output) | V <sub>OUT_REG</sub> | 1.8V fixed output | 1.764 | 1.8 | 1.836 | V | | | | Adjustable output | | 50 | 100 | nA | | FB input current | I <sub>FB</sub> | 1.2V fixed output | | 3 | 8 | | | | | 1.8V fixed output | | 5 | 10 | μA | | V <sub>OUT</sub> discharge resistance | R <sub>DIS</sub> | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 1.2V | | 150 | | Ω | | Enable (EN) | | | | | | | | EN rising threshold | V <sub>EN_RISING</sub> | | | 0.9 | 1.2 | V | | EN falling threshold | V <sub>EN_</sub> FALLING | | 0.4 | 0.65 | | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 0.25 | | V | | EN turn-on delay | | Pull EN high to enable SW | | 100 | | μs | | EN turn-off delay | | Pull EN low to stop switching | | 30 | | μs | | EN pull-down resistor | | | | 2 | | МΩ | | EN in most assument | 1 | $V_{EN} = 2V$ | | 1.2 | | μA | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 0V | | 0 | | μΑ | | Soft Start (SS) | | | | | | | | Soft-start current | I <sub>SS</sub> | | 1.5 | 3 | 4.5 | μΑ | | Power Good (PG) | | | | | | | | PG rising threshold | PG <sub>VTH_RISING</sub> | FB rising edge | 87% | 90% | 93% | $V_{FB}$ | | PG falling threshold | PG <sub>VTH_FALLING</sub> | FB falling edge | 82% | 85% | 88% | $V_{FB}$ | | PG logic high voltage | V <sub>PG_HIGH</sub> | $V_{IN} = 5V, V_{FB} = 0.6V$ | 4.9 | | | V | | PG sink current capability | V <sub>PG_LOW</sub> | Sink 1mA | | | 0.4 | V | | PG rising deglitch | t <sub>PGOOD_R</sub> | | | 80 | | μs | | PG falling deglitch | tpgood_f | | | 80 | | μs | | PG leakage current (high) | | 5V logic high | | | 100 | nA | | PG self-bias | | $V_{\text{IN}} = 0\text{V}$ , $V_{\text{EN}} = 0\text{V}$ , PG is pulled up between 3V and 5.5V via a $100\text{k}\Omega$ resistor | | | 0.7 | V | | Protections | | | | | | | | Peak current limit | ILIMIT_PEAK | | 4 | 5 | 6 | Α | | Valley current limit | I <sub>LIMIT_VALLEY</sub> | | 1.5 | 3 | 4.5 | Α | | Reverse current limit | ILIMIT_REVERSE | Current flows from SW to GND | | 1.2 | | Α | | Zero-current detection (ZCD) threshold | | | | 50 | | mA | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------|----------------------|-----------|------|------|------|----------| | Thermal shutdown (9) | T <sub>SD</sub> | | | 170 | | °C | | Thermal shutdown hysteresis (9) | T <sub>SD_HYS</sub> | | | 20 | | °C | | Output over-voltage (OV) threshold | V <sub>OVP</sub> | | 110% | 115% | 120% | $V_{FB}$ | | Output OVP hysteresis | V <sub>OVP_HYS</sub> | | | 10% | | $V_{FB}$ | | OVP delay | | | | 2 | | μs | #### Note: <sup>9)</sup> Not tested in production. Guaranteed by design and characterization. ## TYPICAL CHARACTERISTICS $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. LS-FET On Resistance vs. **Temperature** Valley Current Limit vs. Temperature Peak Current Limit vs. **Temperature** **Reverse Current Limit vs. Temperature** PG Threshold vs. Temperature # TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. ## **Soft-Start Current vs. Temperature** # Zero-Current Detection vs. Temperature ## TYPICAL PERFORMANCE CHARACTERISTICS ## **FUNCTION BLOCK DIAGRAM** Figure 1: Functional Block Diagram (Adjustable Output) Figure 2: Functional Block Diagram (Fixed Output) ## **OPERATION** The MPM3808 employs input voltage ( $V_{IN}$ ) feed-forward and constant-on-time (COT) control to stabilize the switching frequency ( $f_{SW}$ ) across the entire $V_{IN}$ range. It can achieve 3A of output current ( $I_{OUT}$ ) across a 2.5V to 5.5V $V_{IN}$ range, with excellent load and line regulation. The output voltage ( $V_{OUT}$ ) can be regulated to as low as 0.6V. A 100% maximum duty cycle can be reached in low-dropout (LDO) mode. #### Constant-On-Time (COT) Control The MPM3808's COT control provides a simpler control loop and faster transient response. The switching cycles have a fixed minimum off time ( $t_{OFF\_MIN}$ ) to prevent inductor current ( $I_L$ ) runaway during load transient. If the low-side MOSFET (LS-FET) turns on, it remains on for at least $t_{MIN\_OFF}$ (typically 80ns). The high-side MOSFET (HS-FET) turns on once the feedback (FB) voltage ( $V_{FB}$ ) drops below the reference voltage ( $V_{REF}$ ), which indicates an insufficient $V_{OUT}$ . $V_{IN}$ feed-forward allows the device to maintain a nearly constant $f_{SW}$ across the input range and load range. The $f_{SW}$ on time ( $t_{ON}$ ) can be calculated using Equation (1): $$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 400 \text{ns} \tag{1}$$ #### Sleep Mode The MPM3808 employs sleep mode for high efficiency under light-load conditions. In sleep mode, most of the circuit block input currents (I<sub>IN</sub>) decrease, specifically the error amplifier (EA) and pulse-width modulation (PWM) comparator. As the load becomes lighter, the converter's $f_{SW}$ decreases. If the load continues to decrease and the off time ( $t_{OFF}$ ) exceeds 3.5 $\mu$ s, then the MPM3808 enters sleep mode. To further improve light-load efficiency, the converter consumes a very low quiescent current ( $I_Q$ ) while in sleep mode. Once an HS-FET pulse occurs, the MPM3808 exits sleep mode. # Advanced Asynchronous Modulation (AAM) Mode under Light-Load Conditions The MPM3808 features advanced asynchronous modulation (AAM) mode and a zero-current detection (ZCD) circuit for light-load operation. The AAM current ( $I_{AAM}$ ) is set internally. The SW pin's on time ( $t_{ON}$ ) is determined by the on-timer generator and AAM comparator. Under lightload conditions, SW's $t_{ON}$ exceeds the AAM comparator's $t_{ON}$ . Figure 3 shows the simplified AAM control logic. Figure 3: Simplified AAM Control Logic If the AAM comparator's $t_{ON}$ exceeds the ontimer's pulse, then the AAM comparator controls SW's $t_{ON}$ (see Figure 4). Figure 4: AAM Comparator Controls SW's ton When using a lower-value inductor, if the AAM comparator's $t_{ON}$ is below the on-timer, the HS-FET depends on the on-timer. Therefore, the on-timer controls $t_{ON}$ (see Figure 5). Figure 5: On-Timer Controls SW's ton Aside from the on-timer method, the AAM circuit has another AAM blanking time (150ns) for sleep mode. This means that if the on-timer drops below 150ns, then the HS-FET turns off after an on-timer pulse is generated without AAM control. In this scenario, $I_{L}$ may not reach the AAM threshold (see Figure 6). Figure 6: AAM Blanking Time during Sleep Mode In sleep mode, the on-timer's pulse is about 40% above its pulse during discontinuous conduction mode (DCM) and continuous conduction mode (CCM). Figure 7 shows how the AAM threshold decreases as $t_{\text{ON}}$ increases gradually. In CCM, $t_{\text{OUT}}$ must exceed half of the AAM threshold. Figure 7: AAM Threshold Decreases as ton Increases The MPM3808 employs ZCD to determine whether $I_{L}$ begins to reverse. If $I_{L}$ reaches the ZCD threshold (typically 50mA), then the LS-FET turns off. Even if $V_{\text{OUT}}$ is close to $V_{\text{IN}}$ , AAM mode and ZCD allow the device to operate continually in DCM under light-load conditions. #### **Enable (EN) Control** The enable (EN) pin is a digital control pin that turns the MPM3808 on and off. Pull EN above 0.9V to turn the converter on; pull EN below 0.65V or float EN to turn it off. Pulling EN to GND also disables the device. There is an internal $2M\Omega$ resistor connected between EN and GND. #### **Output Discharge** If the MPM3808 shuts down, the device initiates output discharge mode. The internal discharge MOSFET provides a resistive discharge path for the output capacitor (C2) between the OUT pin and GND. To block the output discharge path, add an external capacitor between V<sub>OUT</sub> and the OUT pin (see the Output Discharge Blocking section on page 23). #### Soft Start (SS) The MPM3808 features external soft start (SS). To avoid overshoot during start-up, the SS pin ramps up $V_{OUT}$ at a controlled slew rate. SS's charge current is typically 3µA. The SS time (t<sub>SS</sub>) is determined by the external SS capacitor (C<sub>SS</sub>). t<sub>SS</sub> can be calculated using Equation (2): $$t_{SS}(ms) = \frac{C_{SS}(nF) \times 0.6V}{I_{SS}(\mu A)}$$ (2) Where $I_{SS}$ is the internal SS charge current (3 $\mu$ A). It is recommended for $C_{SS}$ to be $\geq 1nF$ . The MPM3808 has a pre-biased start-up function. Once EN is pulled above 0.9V, the converter starts up, regardless of any pre-biased voltage on the output. Pre-biased start-up works even while the output discharge path is blocked. ## **Peak Current Limit and Valley Current Limit** Both the HS-FET and LS-FET feature current-limit protection. If I<sub>L</sub> reaches the HS-FET's peak current limit (I<sub>LIMIT\_PEAK</sub>) threshold (typically 5A), the HS-FET turns off and the LS-FET turns on to discharge the energy. The HS-FET does not turn on again until I<sub>L</sub> drops below the valley current limit (I<sub>LIMIT\_VALLEY</sub>) threshold (typically 3A). This prevents current runaway during overload and short-circuit events. The valley current limit is blocked unless HS-FET turns off due to the triggered peak current limit. ## Short-Circuit Protection (SCP) and Recovery When a short-circuit condition occurs, the MPM3808 reaches its current limit immediately. Meanwhile, $V_{OUT}$ drops until $V_{FB}$ falls below 50% of $V_{REF}$ , which is considered an output dead short. Short-circuit protection (SCP) with hiccup mode is then triggered to periodically restart the part. In hiccup mode, the output power stage is disabled, and the SS voltage ( $V_{SS}$ ) is discharged. Once $V_{SS}$ is discharged completely, the device initiates a new SS. This process repeats until the fault condition is removed. 7/6/2022 #### **Over-Voltage Protection (OVP)** The MPM3808 monitors VFB to detect overvoltage (OV) conditions. If V<sub>FB</sub> exceeds 115% of V<sub>REF</sub>, then the converter enters its dynamic regulation period. During this period, the LS-FET remains on until its current reaches -1.2A. This process discharges V<sub>OUT</sub> to keep it within its normal range. If the OV condition still remains after this process, there is a 1.5µs delay before the LS-FET turns on again. Once V<sub>FB</sub> falls below 105% of V<sub>REF</sub>, the converter exits the regulation period. If the dynamic regulation period cannot prevent V<sub>OUT</sub> from increasing and a 6.1V V<sub>IN</sub> is detected, then over-voltage protection (OVP) is triggered. The device stops switching until V<sub>IN</sub> drops below 6V. Once V<sub>IN</sub> drops below 6V, the MPM3808 resumes normal operation. #### Power Good (PG) Indicator The MPM3808 has a power good (PG) output to indicate whether the converter is operating normally after start-up. PG is the open drain of an internal MOSFET. It is recommended that this MOSFET's maximum on resistance (R<sub>DS(ON)</sub>) be below 400 $\Omega$ . PG can be connected to V<sub>IN</sub> or an external voltage source via an external resistor (10k $\Omega$ to 100k $\Omega$ ). Once V<sub>IN</sub> is applied, the MOSFET turns on and PG is pulled to GND before SS is ready. After V<sub>FB</sub> reaches 90% of V<sub>REF</sub>, PG is pulled high by the external voltage source. If V<sub>FB</sub> drops to 85% of V<sub>REF</sub>, then the PG voltage (V<sub>PG</sub>) is pulled to GND to indicate an output failure. If VIN and EN are not available, and PG is pulled up via an external power supply, then PG self-biases and asserts. If a $100k\Omega$ pull-up resistor is being used, then $V_{PG}$ should be below 0.7V. 7/6/2022 ## APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider sets the MPM3808's adjustable $V_{\text{OUT}}$ . Select a feedback (FB) resistor (R1) to reduce the $V_{\text{OUT}}$ leakage current (typically between $10k\Omega$ and $100k\Omega$ ). R2 can then be calculated using Equation (3): $$R2 = \frac{R1}{\frac{V_{OUT}}{0.6} - 1}$$ (3) Figure 8 shows the FB network. Figure 8: Feedback Network Table 1 shows the recommended resistor values for common output voltages. Table 1: Resistor Values for Common Output Voltages | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | |----------------------|-----------|----------| | 1 | 30.9 (1%) | 47 (1%) | | 1.2 | 100 (1%) | 100 (1%) | | 1.8 | 36 (1%) | 18 (1%) | | 2.5 | 51 (1%) | 16 (1%) | | 3.3 | 68 (1%) | 15 (1%) | For the fixed-output version of the MPM3808, it is not necessary to connect the external divider resistor. FB can be floated. #### Frequency Scaling at Low Input Voltages Under heavy-load conditions, the HS-FET voltage decreases as $t_{\text{ON}}$ increases and the duty cycle is extended. If the minimum off time ( $t_{\text{OFF\_MIN}}$ ) is reached at a low $V_{\text{IN}}$ and under heavy-load conditions, then $f_{\text{SW}}$ scales down. To maintain a constant $f_{\text{SW}}$ during heavy-load operation, a larger $V_{\text{OUT}}$ is required for a larger $V_{\text{IN}}$ . For a 1.8V $V_{\text{OUT}}$ at a 2A load, $V_{\text{IN}}$ should be above 2.9V to keep $f_{\text{SW}}$ above 2MHz. If the frequency begins to scale down, $V_{\text{IN}}$ can be estimated using Equation (4): $$V_{IN} = \frac{V_{OUT} + R_{DS(ON)\_HS} \times I_{OUT}}{1 - \frac{t_{OFF\_MIN}}{400 \times 10^{.9}}}$$ (4) Where the maximum toff MIN is 125ns. (8) #### Note: 10) Guaranteed by design and bench characterization. Not tested in production. ## **Selecting the Input Capacitor** The step-down converter has a discontinuous input current ( $I_{IN}$ ), and requires a capacitor to supply AC current to the converter while maintaining the DC $V_{IN}$ . For the best performance, it is recommended to use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are strongly recommended due to their low ESR and small temperature coefficients. For most applications, a $10\mu F$ capacitor is sufficient. Higher output voltages may require a $22\mu F$ capacitor to increase system stability. The input capacitor (C1) requires an adequate ripple current rating to absorb the switching $I_{IN}$ . C1's RMS current rating (I<sub>C1</sub>) can be estimated using Equation (5): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (5) The worst-case scenario occurs at $V_{IN} = 2 \times V_{OUT}$ , which can be calculated using Equation (6): $$I_{C1} = \frac{I_{LOAD}}{2} \tag{6}$$ For simplification, choose an input capacitor with an RMS current that exceeds half of the maximum load current. C1 can be an electrolytic, tantalum, or ceramic capacitor. When using electrolytic or tantalum capacitors, place a small, high-quality, $0.1\mu F$ ceramic capacitor as close to the IC as possible. When using ceramic capacitors, ensure that the capacitor has enough capacitance to prevent excessive voltage ripple at the input. The input voltage ripple ( $\Delta V_{IN}$ ) can be estimated using Equation (7): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (7) #### **Selecting the Output Capacitor** The output capacitor (C2) stabilizes the DC $V_{\text{OUT}}$ . It is recommended to use ceramic capacitors for C2, particularly low-ESR capacitors as they effectively limit the output voltage ripple ( $\Delta V_{OUT}$ ). $\Delta V_{OUT}$ can be estimated using Equation (8): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) \tag{8}$$ Where $L_1$ is the inductance, and $R_{\text{ESR}}$ is C2's equivalent series resistance (ESR). When using ceramic capacitors, the capacitance dominates the impedance at $f_{SW}$ and causes the majority of $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \tag{9}$$ Ceramic capacitors with X7R or X5R dielectrics are highly recommended due to their low ESR and small temperature coefficients. For tantalum or electrolytic capacitors, the ESR dominates the impedance at $f_{SW}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (10): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}} \quad (10)$$ C2's characteristics can also affect the stability of the regulation system. ## **Output Discharge Blocking** If the device is disabled, an internal resistive discharge path between the OUT\_S pin and GND is enabled to discharge C2. The discharge path can be blocked by adding an external capacitor between V<sub>OUT</sub> and the OUT\_S pin (see Figure 9). Figure 9: Circuit with Vout Discharge Blocking Discharge blocking is supported by the adjustable-output version. For the fixed-output versions, the OUT\_S pin should be connected to the output directly in order to regulate V<sub>OUT</sub>. To avoid influencing the loop and load transient, select a ≥10nF blocking capacitor. It is recommended to use a 10nF to 100nF blocking capacitor. A larger-value blocking capacitor does not have an impact on loop performance, but is physically larger and is typically unnecessary for the best results. 7/6/2022 ## PCB Layout Guidelines (9) Efficient PCB layout is critical for stable operation. The MPM3808's integrated inductor simplifies the schematic and layout design, but some considerations must still be taken to ensure proper operation. A 4-layer layout is recommended to achieve improved EMC and thermal performance, although the device can operate sufficiently in a 2-layer layout. For the best results, refer to Figure 10 and follow the guidelines below: - Place the high-current paths (GND and VIN) very close to the device using short, direct, and wide traces. - Use large copper areas to minimize conduction loss and thermal stress. - Place the ceramic input capacitors as close to VIN as possible. - Place several vias close to the capacitor's GND terminal and the GND pin on the IC to minimize high-frequency noise. - 5. Place the FB resistors as close as possible to the FB pin to ensure that the trace connected to FB is as short as possible. - 6. Use multiple vias to connect the power planes to the internal layer. #### Note: The recommended PCB layout is based on Figure 11 on page 25. **Top Layer** Mid-Layer 1 Mid-Layer 2 Bottom Layer and Bottom Silk Figure 10: Recommended PCB Layout ## TYPICAL APPLICATION CIRCUITS Figure 11: Typical Application (Adjustable Output, V<sub>OUT</sub> = 1.2V) Figure 12: Typical Application (Adjustable Output, Vout = 1.8V) ## PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE ## TYPICAL APPLICATION CIRCUITS (continued) Figure 13: Typical Application (Fixed Output, $V_{OUT} = 1.2v$ ) Figure 14: Typical Application (Fixed Output, Vout = 1.8V) ## **PACKAGE INFORMATION** # QFN-15 (3mmx4mmx1.6mm) Wettable Flank **TOP VIEW** **BOTTOM VIEW** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY. - 3) THE LEAD SIDE IS WETTABLE. - 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 5) JEDEC REFERENCE IS MO-220. - 6) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity<br>/Reel | Quantity<br>/Tube | Quantity<br>/Tube | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |-------------------------------------------------------------------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MPM3808GLE-<br>AEC1-Z<br>MPM3808GLE-12-<br>AEC1-Z<br>MPM3808GLE-18-<br>AEC1-Z | (3mmx4mmx1.6mm) | 2500 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 7/6/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.