# **MPQ2022A** 40V, 300mA Dual-Channel LDO with Serial Digital Interface and ADC for Digital Diagnosis and Protection, AEC-Q100 Qualified ### DESCRIPTION The MPQ2022A is a dual-channel, low-dropout (LDO) regulator with a serial digital interface and one-time programmable (OTP) memory. The device provides phantom power to low-noise amplifiers (LNAs) for active antennas in automotive systems, and can work in cold-crank (4.5V) up to load-dump (40V) input voltage (V<sub>IN</sub>) conditions. The MPQ2022A delivers up to 300mA per channel with excellent load and line regulation. The low, $35\mu A$ quiescent current ( $I_Q$ ) makes the device well-suited for power supplies that are always turned on. The MPQ2022A's dual LDO outputs are configurable via the serial digital interface. The output voltage ( $V_{\text{OUTx}}$ , where x = 1 or 2) can be set between 1V and 13.6V. The various parameters can be adapted by writing the settings in the device. During bench evaluations, different configurations can be easily obtained via the serial digital interface, instead of reworking external components. Once the optimal settings have been set, the multi-page OTP can permanently store the settings. The MPQ2022A is available in a QFN-16 (4mmx4mm) package with wettable flanks. #### **FEATURES** - Powerful Digital Capabilities: - No External Resistor Network for Output Voltage (V<sub>OUT</sub>) Settings - Configurable, Dual Low-Dropout (LDO) Regulators: - 300mA Continuous Output Current (I<sub>OUTx</sub>) Per Channel - 1V to 13.6V V<sub>OUTx</sub> Range - Over-Temperature Protection - Serial Digital Interface - Analog-to-Digital Converter (ADC) for LDO Output Voltages and Load Currents - Multi-Page One-Time Programmable (OTP) Memory - Designed for Automotive Applications: - Available in AEC-Q100 Grade 1 - Additional Features: - Wide 4.5V to 40V Input Voltage (V<sub>IN</sub>) Range - Low, 35µA Quiescent Current (I<sub>O</sub>) - Soft-Start (SS) Feature for All Regulator Outputs - LDO Short-to-Battery Detection - Open-Load Detection - Available in a QFN-16 (4mmx4mm) Package - Available with Wettable Flank Package ### **APPLICATIONS** - Automotive Antenna Phantom Power - Automotive Cameras - Automotive Advanced Driver-Assistance Systems (ADAS) with Functional Safety and ASIL Requirements All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## **TYPICAL APPLICATION** ## Case Temperature Rise vs. Load Current $V_{IN} = 12V, V_{OUT1} = V_{OUT2} = 9V,$ $I_{OUT1} = I_{OUT2}$ CASE TEMPERATURE RISE (°C) 35 30 25 20 15 10 0.1 LOAD CURRENT (A) 0.2 0.3 5 0 ## ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating*** | | |-------------------------|------------------|-------------|---------------|--| | MPQ2022AGRE-xxxx-AEC1** | QFN-16 (4mmx4mm) | See Below | 1 | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ2022AGRE-xxxx-AEC1-Z). TOP MARKING MPSYWW M2022A LLLLLL E MPS: MPS prefix Y: Year code WW: Week code M2022A: Part number LLLLL: Lot number E: Wettable Flank ### PACKAGE REFERENCE <sup>\*\* &</sup>quot;xxxx" is the configuration code identifier for the register settings stored in the OTP register. Each "x" can be a hexadecimal value between 0 and F. The default code is "-0000." Contact an MPS FAE to create this unique number. <sup>\*\*\*</sup> Moisture Sensitivity Level Rating ## **PIN FUNCTIONS** | Pin# | Name | Description | |--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | <b>Bias supply.</b> The VCC pin is a 5V, internal regulator output that supplies power to the serial digital interface, internal control circuit, and gate drivers. Connect an external, low-ESR decoupling capacitor from VCC to ground, placed closed to VCC. A 1μF to 10μF ceramic capacitor is recommended. | | 2 | AGND | <b>Analog ground.</b> The AGND pin is the ground for the internal logic and signal control blocks. | | 3 | LDO_IN | <b>Supply input of the dual LDOs.</b> Connect the LDO_IN pin to VIN. In addition, connect a 1µF to 10µF ceramic capacitor from LDO_IN to ground. | | 4 | OUT1 | <b>LDO1 output.</b> For stability, place a low-value ceramic capacitor at the OUT1 pin to act as an output capacitor. A 10µF ceramic capacitor is recommended for most applications. | | 5 | OUT2 | <b>LDO2 output.</b> For stability, place a low-value ceramic capacitor at the OUT2 pin to act as an output capacitor. A 10µF ceramic capacitor is recommended for most applications. | | 6 | /FT | <b>Fault pin output.</b> The /FT pin is an open-drain status pin. Connect /FT to a ≤5V voltage source via a resistor (e.g. 100kΩ). If not used, float /FT or connect it to ground. | | 7 | EN | <b>Enable.</b> Pull the EN pin below the 2.2V falling threshold to shut down the chip. Pull EN above the 2.4V rising threshold to enable the chip. EN can be connected to VIN via a pull-up resistor (e.g. $100k\Omega$ ) to enable the chip. Float EN to disable the chip. EN also has an internal, $3.3M\Omega$ pull-down resistor. | | 8 | GND | <b>Power ground.</b> The GND pin is the reference ground for the regulated output voltage (V <sub>OUT</sub> ). For optimal thermal results, connect GND to larger copper areas. | | 9 | VIN | <b>Input supply.</b> The VIN pin supplies power to the internal control circuitry. Connect VIN to the LDO_IN pin. In addition, place a decoupling capacitor connected to ground as close as possible to VIN. | | 10, 11 | DNC | <b>Do not connect.</b> Reserved for factory functions. It is recommended to float the DNC pin. | | 12 | ADD | Address setting for the serial digital interface. Connect a resistor from the ADD pin to ground to set the serial digital interface address. If not used, float the ADD pin. | | 13 | SDA | <b>Serial digital interface data.</b> The SDA pin is an open-drain port. An external pull-up resistor is required to connect SDA to the serial digital interface bus's supply rail. If SDA is not used, it is recommended to connect the SDA pin to VCC via a resistor (e.g. $100k\Omega$ ). | | 14 | SCL | <b>Serial digital interface clock.</b> The SCL pin is an open-drain port. An external pull-up resistor is required to connect SCL to the serial digital interface bus's supply rail. If SCL is not used, it is recommended to connect the pin to VCC via a resistor (e.g. $100k\Omega$ ). | | 15 | ADJ2 | <b>LDO2 reference voltage input.</b> In tracking mode for the LDO2 output voltage (V <sub>OUT2</sub> ), connect the ADJ2 pin directly to the voltage reference, or use a voltage divider for lower output values. If ADJ2 is not used, float this pin or connect it to ground. | | 16 | ADJ1 | <b>LDO1 reference voltage input.</b> In tracking mode for the LDO1 output voltage (V <sub>OUT1</sub> ), connect the ADJ1 pin directly to the voltage reference, or use a voltage divider for lower output values. If ADJ1 is not used, float this pin or connect it to ground. | | - | Exposed<br>Pad | <b>Exposed thermal power pad.</b> Connect the exposed pad (EP) to the ground plane for optimal heat dissipation. Do not use EP as the primary electrical ground connection. | ## **ABSOLUTE MAXIMUM RATINGS (1)** | VIN, SW, FB, LDO_IN | | |------------------------------|-------------------------------| | | | | OUT1, OUT2 | | | All other pins | 0.3V to +5.5V | | Continuous power dissipation | $T_A = 25^{\circ}C)^{(2)(6)}$ | | QFN-16 (4mmx4mm) | 4W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | 65°C to +150°C | | | | ## **ESD Ratings** | Human body model (HBM) | | |----------------------------|---------------| | VCC to VIN | Class 1C (3) | | Other pins | Class 2 (3) | | Charged device model (CDM) | Class C2b (4) | ## **Recommended Operating Conditions** | Input voltage (V <sub>IN</sub> ) | 4.5V to 40V | |---------------------------------------------------------|----------------| | Output voltage (V <sub>OUT1</sub> , V <sub>OUT2</sub> ) | 1V to 13.6V | | Load current (I <sub>OUT1</sub> , I <sub>OUT2</sub> ) | 300mA | | Operating junction temp (T <sub>J</sub> ) | 40°C to +150°C | #### Thermal Resistance $\theta_{JA}$ $\theta_{JC}$ | QFN-16 (4mmx4mm) | | | |------------------|-------|-------------| | JESD51-5/7 | 40.4. | 6°C/W (5) | | EVQ2022A-R-00A | 31 | 5.5°C/W (6) | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - Per AEC-Q100-002. - 4) Per AEC-Q100-011. - 5) Measured on JESD51-5/7, a 4-layer PCB, where a thermal via array is placed under the exposed pad. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-5/7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. The θ<sub>JC</sub> value shows the thermal resistance from junction-to-case bottom. - 6) Measured on the EVQ2022A-R-00A, a 4-layer, 2oz PCB (8.8cmx8.8cm). The $\theta_{\text{JC}}$ value shows the thermal resistance from junction-to-case top. ## **ELECTRICAL CHARACTERISTICS** Typical values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = 25°C, all voltages with respect to ground, unless otherwise noted. Minimum and maximum values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, guaranteed by characterization, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |---------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------|--| | Input Voltage and Current | Parameters | | | | | | | | Input voltage | V <sub>IN</sub> | | 4.5 | | 40 | V | | | Quiescent supply current | ΙQ | LDO enabled, V <sub>OUT1</sub> = V <sub>OUT2</sub> = 9V, ADC disabled, no load, T <sub>J</sub> = 25°C | | 35 | | μА | | | дановон варру ванен | | LDO enabled, V <sub>OUT1</sub> = V <sub>OUT2</sub> = 9V, ADC disabled, no load, T <sub>J</sub> = -40°C to +150°C | | | 135 | μA | | | Shutdown supply current | I <sub>SD</sub> | V <sub>EN</sub> = 0V | | | 5 | μΑ | | | V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | VIN_UVLO_VTH_R | | | 4.2 | | ٧ | | | V <sub>IN</sub> UVLO falling threshold | V <sub>IN_UVLO_VTH_F</sub> | | | 3.8 | | V | | | Thermal Shutdown and Ov | | e Protection | | | | | | | Thermal shutdown (7) | T <sub>SD</sub> | Rising T <sub>J</sub> | | 170 | | °C | | | Thermal shutdown hysteresis (7) | T <sub>SD_HYS</sub> | | | 20 | | °C | | | /FT | • | | • | | • | • | | | /FT sink current capacity | V <sub>FT</sub> SINK | Sink 4mA | | | 300 | mV | | | /FT dolay time | 4 | Rising edge | | 40 | | μs | | | /FT delay time | t <sub>ft_delay</sub> | Falling edge | | 40 | | μs | | | /FT leakage current | I <sub>FT_LKG</sub> | | | 10 | 100 | nA | | | Enable (EN) | | | | | | | | | EN rising threshold | V <sub>EN_VTH_R</sub> | Level-sensitive input | 2.1 | 2.4 | 2.7 | V | | | EN falling threshold | V <sub>EN_VTH_F</sub> | Level-sensitive input | 1.9 | 2.2 | 2.5 | | | | EN hysteresis threshold | V <sub>EN_HYS</sub> | | | 200 | | mV | | | EN input current | I <sub>EN</sub> | $V_{EN} = 2V$ | | 0.6 | 1.2 | μA | | | Internal VCC | 1 | | 1 | 1 | 1 | т | | | VCC regulator | Vcc | Icc = 0mA | 4.8 | 5 | 5.2 | V | | | Fault Detection | 1 | T | 1 | 1 | 1 | | | | Start-up short-to-battery | | Default setting, register 0x0F, bits[7:6] = 00 | | 15 | | | | | detection window | t <sub>BLK_RC</sub> | Register 0x0F, bits[7:6] = 01 | | 7 | | ms | | | dotoolion window | | Register 0x0F, bits[7:6] = 10 | | 3 | | | | | | | Register 0x0F, bits[7:6] = 11 | | 1 | | | | | Short-to-battery threshold | V <sub>STB</sub> | V <sub>OUT</sub> - V <sub>IN</sub> , check during start-up sequence | | -80 | -10 | mV | | | <b>Dual Linear Regulator (LD</b> | O1 and LDO2) | | | | | | | | Regulated output range | V <sub>OUT1</sub> ,<br>V <sub>OUT2</sub> | Configurable range Default setting | 1 | 9 | 13.6 | V | | | Output voltage accuracy | - | Default setting, V <sub>OUT1</sub> , V <sub>OUT2</sub> = 9V, T <sub>J</sub> = 25°C | -2 | | +2 | 3 % | | | | ACC <sub>VOUT1</sub> , | Default setting, V <sub>OUT1</sub> , V <sub>OUT2</sub> = 9V, T <sub>J</sub> = -40°C to +150°C | -3 | | +3 | | | | Calput voltage accuracy | ACC <sub>VOUT2</sub> | Vouт1, Vouт2 = 1V to 13.6V,<br>Т <sub>J</sub> = 25°С | -3 | | +3 | | | | | | $V_{OUT1}$ , $V_{OUT2} = 1V$ to 13.6V,<br>$T_J = -40$ °C to +150°C | -4 +4 | | +4 | | | ## **ELECTRICAL CHARACTERISTICS** (continued) Typical values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = 25°C, all voltages with respect to ground, unless otherwise noted. Minimum and maximum values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, guaranteed by characterization, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | Line regulation | dV <sub>ALINE</sub> | $V_{IN} = 15V$ to 40V, 5mA load current, $V_{OUT} = 9V$ , | -10 | 1 | +10 | mV | | Load regulation | dVaload | $I_{LOAD}$ = 5mA to 300mA, $V_{OUT}$ = 9V, $T_{J}$ = 25°C | | 30 | 50 | mV | | Power supply rejection ratio (7) | PSRR | ILOAD = 100mA at 100Hz, Vout = 9V | | 60 | | dB | | | | ILOAD = 100mA, measured between LDO_IN and OUTx, IouT1 = no load and IouT2 = 100mA or IouT2 = no load and IouT1 = 100mA, TJ = 25°C | | 250 | 400 | | | Dropout voltage | V <sub>DROPOUT</sub> | ILOAD = 100mA, measured between LDO_IN and OUTx, Iout1 = no load and Iout2 = 100mA or Iout2 = no load and Iout1 = 100mA, TJ = -40°C to +150°C | | | 700 | mV | | Over-current limit | I <sub>LDO_LIMIT</sub> | Configurable range | 100 | 400 | 500 | mA | | | | Default value<br>LDO_IN - OUTx > $V_{DROPOUT}$ ,<br>$500mA \ge I_{LDO\_LIMIT} > 200mA$ ,<br>$T_J = 25^{\circ}C$ | -10 | 400 | +10 | mA | | Current limit accuracy | ACC <sub>ILDO_LIMIT</sub> | LDO_IN - OUTx > $V_{DROPOUT}$ ,<br>500mA $\geq I_{LDO\_LIMIT} > 200$ mA,<br>$T_J = -40^{\circ}C$ to +150°C | -15 | | +15 | % | | | | LDO_IN - OUTx > $V_{DROPOUT}$ ,<br>100mA $\leq I_{LDO\_LIMIT} \leq 200$ mA,<br>$T_J = 25$ °C | -15 | | +15 | 70 | | | | LDO_IN - OUTx > $V_{DROPOUT}$ ,<br>100mA $\leq I_{LDO\_LIMIT} \leq 200$ mA,<br>$T_J = -40^{\circ}$ C to +150°C | -20 | | +20 | | #### Note: <sup>7)</sup> Not tested in production. Guaranteed by design and characterization. ## SERIAL DIGITAL INTERFACE PORT SIGNAL CHARACTERISTICS Typical values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = 25°C, all voltages with respect to ground, unless otherwise noted. Minimum and maximum values are at $V_{IN}$ = 13.5V, $V_{EN}$ = 3V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, guaranteed by characterization, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|---------------------|------------------|------------------------------|-----|-----|-------| | Serial Digital Interface Spec | ifications | | | | | | | Input logic low | V <sub>IL</sub> | | 0 | | 0.4 | V | | Input logic high | V <sub>IH</sub> | | 1.3 | | | V | | Output logic low | Vol | $I_{LOAD} = 3mA$ | | | 0.4 | V | | SCL clock frequency | f <sub>SCL</sub> | | | | 400 | kHz | | SCL high time | tніgн | | 0.6 | | | μs | | SCL low time | tLOW | | 1.3 | | | μs | | Data set-up time | tsu_dat | | 100 | | | ns | | Data hold time | thd_dat | | 0 | | 0.9 | μs | | Set-up time for a repeated start condition | t <sub>SU_STA</sub> | | 0.6 | | | μs | | Hold time for a start condition | thd_sta | | 0.6 | | | μs | | Bus free time between a start and stop condition | tBUF | | 1.3 | | | μs | | Set-up time for a stop condition | t <sub>su_sто</sub> | | 0.6 | | | μs | | SCL and SDA rise time | t <sub>R</sub> | | 20 + 0.1<br>x C <sub>B</sub> | | 120 | ns | | SCL and SDA fall time | t <sub>F</sub> | | 20 + 0.1<br>x C <sub>B</sub> | | 120 | ns | | Pulse width of suppressed spike | t <sub>SP</sub> | | 0 | | 50 | ns | | Capacitance bus for each bus line | Св | | | | 400 | pF | S = Start Condition Sr = Repeated Start Condition P = Stop Condition Figure 1: Serial Digital Interface-Compatible Interface Timing Diagram ## TYPICAL CHARACTERISTICS $C_{IN} = 10 \mu F$ , $C_{OUT1}$ , $C_{OUT2} = 10 \mu F$ , $V_{IN} = 13.5 V$ , $V_{OUT1}$ , $V_{OUT2} = 9 V$ , $V_{EN} = 3 V$ , $T_A = 25 ^{\circ} C$ , unless otherwise noted. © 2023 MPS. All Rights Reserved. ## TYPICAL CHARACTERISTICS (continued) $C_{\text{IN}}$ = 10 $\mu$ F, $C_{\text{OUT1}}$ , $C_{\text{OUT2}}$ = 10 $\mu$ F, $V_{\text{IN}}$ = 13.5V, $V_{\text{OUT1}}$ , $V_{\text{OUT2}}$ = 9V, $V_{\text{EN}}$ = 3V, $T_{\text{A}}$ = 25°C, unless otherwise noted. # Short-to-Battery Threshold vs. Temperature # LDO2 Dropout Voltage vs. Ambient Temperature # LDO Current Limit vs. # LDO1 Dropout Voltage vs. Ambient Temperature # LDO Current Limit vs. Temperature # LDO Current Limit vs. Temperature ## TYPICAL CHARACTERISTICS (continued) ## TYPICAL PERFORMANCE CHARACTERISTICS $C_{\text{IN}}$ = 10 $\mu$ F, $C_{\text{OUT1}}$ , $C_{\text{OUT2}}$ = 10 $\mu$ F, $V_{\text{IN}}$ = 13.5V, $V_{\text{OUT1}}$ , $V_{\text{OUT2}}$ = 9V, $V_{\text{EN}}$ = 3V, $T_{\text{A}}$ = 25°C, unless otherwise noted. # LDO2 Dropout Voltage vs. Load Current # Case Temperature Rise vs. Load Current $C_{\text{IN}}$ = 10 $\mu$ F, $C_{\text{OUT1}}$ , $C_{\text{OUT2}}$ = 10 $\mu$ F, $V_{\text{IN}}$ = 13.5V, $V_{\text{OUT1}}$ , $V_{\text{OUT2}}$ = 9V, $V_{\text{EN}}$ = 3V, $T_{\text{A}}$ = 25°C, unless otherwise noted. # Case Temperature Rise vs. Load Current # Case Temperature Rise vs. Load Current # Case Temperature Rise vs. Load Current # Case Temperature Rise vs. Load Current ## **FUNCTIONAL BLOCK DIAGRAM** Figure 2: Functional Block Diagram ## **TIMING SEQUENCES** Figure 3: Timing Sequence ## **TIMING SEQUENCES (continued)** Figure 4: STB Timing Sequence #### **OPERATION** The MPQ2022A is a dual phantom antenna linear regulator with a serial digital interface. The device supplies power to systems with high-voltage batteries. It features a wide 4.5V to 40V input voltage ( $V_{IN}$ ) range, low dropout (LDO) voltage, and a low quiescent supply current. The two adjustable-output LDOs (LDO1 and LDO2) are supplied from LDO\_IN and have outputs that are adjustable via the serial digital interface, from 1V to 13.6V with 200mV/step, or from 1V to 7.3V with 100mV/step. The regulator's output current ( $I_{OUTx}$ , where x = 1 or 2) is limited internally, and the device is protected against short-circuit, over-current (OC), and over-temperature (OT) conditions. The dual LDOs' peak $I_{OUTx}$ limit range can be configured to be between 100mA and 500mA via the serial digital interface. If the junction temperature (T<sub>J</sub>) is too high, the thermal sensor sends a signal to the control logic that shuts down the IC. The IC restarts when the temperature has sufficiently cooled. The maximum power $I_{\text{OUTx}}$ is a function of the package's maximum power dissipation for a given temperature. The maximum power dissipation is dependent on the thermal resistance of the case and the circuit board, the temperature difference between the die junction and the ambient air, and the airflow rate. GND and the exposed pad must be connected to the ground plane for proper dissipation. ## **Fault Indicator and Diagnostics** The MPQ2022A provides full diagnostics for different fault conditions. The device monitors the load current via an internal sense resistor to protect against OC and short-circuit conditions. In addition, the device also detects output overvoltage (OV) and under-voltage (UV) conditions, and provides short-to-battery protection, thermal shutdown, and open load. The /FT pin pulls high during normal operation. Any fault or warning pulls this pin down to indicate a fault status (see Table 1). If the fault or warning is removed, /FT is pulled high. /FT is an open drain of a MOSFET. It should be connected to a $\leq$ 5V voltage source via a resistor (e.g. $100k\Omega$ ). The MPQ2022A has dedicated register bits that serve as fault flags and indicate the device's status for system diagnostics. See the Register Map section on page 27 for more details. | Fault | Registers Fault Flag | /FT Indication | Fault Actions | |------------------|----------------------|----------------|------------------------------------------------------------------------------------------| | Thermal | Yes | Yes | If register 0x04, bit[0] = 0b, latch-off mode If register 0x04, bit[0] = 1b, hiccup mode | | Short to battery | Yes | Yes | If register 0x04, bit[0] = 0b, latch-off mode If register 0x04 bit[0] = 1b, hiccup mode | | LDO OC | Yes | Yes | No action. The chip continues operating until thermal shutdown occurs. | | LDO OV | Yes | Yes | No action. The chip continues operating with the OV status. | | LDO UV | Yes | Yes | No action. The chip continues operating with the UV status. | | LDO OL | Yes | Yes | No action. The chip continues operating with the OL status. | **Table 1: Fault Indicator** ## **Fault Handling** After a thermal shutdown or short-to-battery fault occurs, the device operates based on the corresponding fault mode set via register 0x04, bit[0]. There are two operating schemes: hiccup mode and latch-off mode. In hiccup mode, the chip attempts to restart the converter. After the converter completely shuts down, a fault recovery timer starts. After a 100ms delay time, the converter attempts to soft start (SS) automatically. If the fault condition is not removed, the converter reinitiates the fault protection and repeats the auto-recovery process in hiccup Latch-off mode stops the converter until the power is cycled on the input supply or EN. The part restarts in normal mode, which includes a 15ms blank time (based on register 0x0F, bits[7:6]). # Short-Circuit and Over-Current (OC) Conditions The current limit of each LDO channel is configured via the serial digital interface to protect the device during short-circuit or OC conditions. When either LDO's I<sub>OUTx</sub> reaches its internal threshold, the LDO's I<sub>OUTx</sub> is limited, and a dedicated bit in the register is set to indicate the fault. /FT is asserted low as well, but the output is not disabled. /FT and the status of the internal register diagnostic bits is monitored by the external microcontroller unit (MCU), and the channel experiencing the short-circuit or OC condition is disabled by the MCU by setting the dedicated register bits via the serial digital interface. If a severe condition occurs, the MCU can shut down the part by pulling the EN pin low. If this condition persists, thermal shutdown can occur, and then both outputs are disabled. #### **Short-to-Battery (STB) Detection** The LDO output pins can be shorted to the battery due to a system fault. Each LDO channel detects this failure by comparing the corresponding voltage at the OUT1, OUT2, and VIN pins before the device's internal switches turn on. An adjustable blank time asserts each time the device is enabled and both VIN and EN exceed their rising thresholds, or the device recovers from thermal shutdown or hiccup mode. The blank time can be adjusted between 1ms and 15ms (based on register 0x0F, bits[7:6]), where 15ms is the default value. Short-to-battery detection occurs during this adjustable blank time. If the device detects the short-to-battery fault, both dual LDO switches latch off or enter hiccup mode (based on register 0x04, bit[0]), /FT asserts low and the dedicated bits in the register are set to indicate the fault channel. After the short-to-battery fault is mode. If the fault condition is removed once SS ends and the converter operates normally for a consecutive 80µs, then the fault status resets. removed, the device can recover to normal operation automatically if hiccup mode is selected. If latch-off mode is selected, the device can recover to normal operation by cycling the power on VIN or EN to reset VCC. #### Thermal Shutdown Thermal shutdown circuitry protects the device from overheating. If $T_J$ exceeds 170°C (typical), the switch turns off immediately. Once the temperature drops by approximately 20°C (typical), the switch turns on again. ## **Integrated Inductive Clamp** During output shutdown, the cable inductance continues to source the current from the device's output. The device integrates an inductive clamp to help dissipate the inductive energy stored in the cable. An internal diode is connected between the OUT1, OUT2, and GND pins with a 300mA DC current capability for inductive clamp protection. Connect an additional diode for higher currents. ## VCC Regulator During normal operation, a LDO regulator outputs a nominal 5V VCC supply from VIN. This supplies power to all control blocks and the serial digital interface block. Add a $1\mu F$ to $10\mu F$ , low-ESR ceramic capacitor to act as the bypass capacitor from VCC to GND. VCC has an internal under-voltage lockout (UVLO) block. The chip shuts down when $V_{\rm CC}$ drops below its 2.4V falling threshold, and starts up again when $V_{\rm CC}$ exceeds its 2.6V rising threshold. The part resets to the one-time programmable (OTP) memory value when $V_{\rm CC}$ falls to 2.4V. ## Input Under-Voltage Lockout (UVLO) $V_{\text{IN}}$ has an internally fixed UVLO threshold. UVLO activates when $V_{\text{IN}}$ on the VIN pin drops below its 3.8V falling threshold, and ensures the regulator is not latched to an unknown state when the input supply voltage is low. If $V_{\text{IN}}$ has a negative transient that drops below the UVLO threshold and then recovers, the regulator shuts down. Once $V_{\text{IN}}$ exceeds the 4.2V UVLO rising threshold, the regulator starts up with a normal start-up sequence. ### Enable (EN) The EN pin enables and disables the entire device. Pull EN below the 2.2V falling threshold to shut down the chip. Pull EN above the 2.4V rising threshold to enable the chip. Separate, dedicated register bits enable the software of LDO1 and LDO2, respectively. The physical EN pin has a higher priority than the software enable function. This means pulling EN low turns off the part, regardless of the values set via register 0x04, bit[4]. ### **Adjustable LDO Output Voltage** The dual LDOs' output voltages ( $V_{OUT1}$ and $V_{OUT2}$ ) can be adjusted between 1V and 13.6V via the serial digital interface. $V_{OUT1}$ and $V_{OUT2}$ can also be adjusted by tracking the external voltages on the ADJ1 and ADJ2 pins. This external voltage tracking mode is enabled via the serial digital interface. If this mode is enabled, $V_{OUT1}$ and $V_{OUT2}$ are equal to the voltage at ADJ1 and ADJ2, respectively. The applied voltage range on ADJ1 and ADJ2 is 3V to 13V. To track higher voltages, a resistor divider can scale down the voltage level. Note that when external voltage tracking mode is enabled, /FT pin indication and LDO output OV, UV, and power good (PG) indication in the serial digital interface registers are invalid. /FT remains high. The dual LDOs cannot be used in parallel. ### **LDO Output Voltage and Current Monitor** The MPQ2022A's dedicated analog-to-digital converter (ADC) block monitors the dual LDOs' output voltages and load currents. The ADC can be enabled via the serial digital interface. Read registers 0x05 to 0x08 to monitor the LDO1 and LDO2 output voltages and load currents. Note that the ADC block does not provide fault diagnostics. ## **Open Load Detection** The MPQ2022A provides open-load detection. If this function is enabled and the load drops below the open-load falling threshold, the MPQ2022A considers the load system to be in an open-load state, and then /FT pulls down. When the load exceeds the open-load rising threshold, the chip is not in an open-load state, and /FT is pulled high. The open-load function does not work when it is disabled. By default, the open-load function is disabled. Contact an MPS FAE for more details. Note that open load detection is achieved through an internal current comparator instead of through ADC block sampling. # Multi-Page One-Time Programmable (OTP) Memory The MPQ2022A features 2 pages of OTP memory to permanently store the desired settings. A differential OTP cell is used instead of a singleended cell for long-term reliability. Data is stored on two floating gate avalanche injection metal oxide semiconductors (FAMOS), and output comparators are used for differential reading. The first page of the multi-page OTP memory is already configured based on the custom codes. Once the device is enabled, the default values on the first page set the control parameters in the registers. If there is data on other pages of the OTP memory, the newest setting is identified by an internal indicator to the write registers. See the Register Map section on page 27 for more details. ## **SERIAL DIGITAL INTERFACE** ## **Serial Digital Interface Description** The two-wire, bidirectional serial digital interface consists of a data line (SDA) and a clock line (SCL). The lines are externally pulled to a bus voltage when they are idle. A master device is connected to the line to generate the SCL signal device address and and arrange communication sequence. The MPQ2022A interface is a serial digital interface slave that supports fast mode (400kHz), adding flexibility to the power supply solution. V<sub>OUTx</sub>, the transition slew rate, and additional parameters can be instantaneously controlled via the serial digital interface. ### **Data Validity** One clock pulse is generated for each data bit transferred. The data on the SDA line must be stable during the clock's high period. The data line's high or low state can only change when the clock signal on the SCL line is low (see Figure 5). Figure 5: Bit Transfer on the Serial Digital Interface Bus #### **Start and Stop Conditions** The start and stop conditions are signaled by the master device, which signifies the beginning and end of the serial digital interface transfer. The start (S) command is defined as the SDA signal transitioning from high to low while the SCL is high. The stop (P) command is defined as the SDA signal transitioning from low to high while the SCL is high (see Figure 6). Figure 6: Start and Stop Commands Start and stop commands are always generated by the master. The bus is considered busy after the start command. The bus is considered free again after a minimum of $4.7\mu s$ after the stop command. The bus remains busy if a repeated start (Sr) command is generated instead of a stop command. The start and repeated start commands are functionally identical. #### **Transfer Data** Every byte put on the SDA line must be 8 bits long. Each byte must be followed by an acknowledge bit. The acknowledge-related clock pulse is generated by the master. The transmitter releases the SDA line (high) during the acknowledge clock pulse. The receiver must pull down the SDA line during the acknowledge clock pulse, so that it remains stable and low during the clock pulse's high period. Figure 7 shows the format for data transfers. After the start command, a slave address is sent. This address is 7 bits long, followed by an eighth data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). A data transfer is always terminated by a stop command, which is generated by the master. If the master wants to communicate on the bus, it can generate a repeated start command and address another slave without first generating a stop command. Figure 7: A Complete Data Transfer #### Packet Error Checking (PEC) The packet error checking (PEC) mechanism improves communication reliability and robustness. When applicable, PEC is implemented by appending a packet error code at the end of each message transfer. PEC is a CRC-8 error-checking byte, calculated on all the message bytes (including addresses and read/write bits). PEC is appended to the message by the device that supplied the last data byte. ### Write Sequence Figure 8 shows a typical write sequence, which requires a master's start command, a valid slave address, a register index byte, a corresponding data byte, and ends with a PEC for a single data update. After receiving each byte, the MPQ2022A acknowledges by pulling the SDA line low during a single clock pulse's high period. A valid serial digital interface address selects the MPQ2022A. The MPQ2022A performs an update on the LSB byte's falling edge. The PEC byte in a write sequence can be calculated with CRC-8, and requires the slave address, register index, and data to make the calculation. CRC-8 can be calculated with Equation (1): $$CRC-8 = 1 + X + X^2 + X^8$$ (1) Figure 8: Write Sequence #### **Read Sequence** Figure 9 shows a typical read sequence, which is five bytes long. It starts with the master's start command, then a valid slave address, followed by a register index byte. Unlike a write sequence, the master sends a start command again. The bus direction then turns around with the rebroadcast of the slave address, with bit[1] indicating a read cycle. The following fourth byte contains the data being returned by the MPQ2022A. This byte value in the data byte reflects the value of the register index being queried before. Finally, the MPQ2022A sends a PEC byte to end the read sequence. The PEC byte in a read sequence can be calculated with CRC-8, and requires the slave address, register index, slave address, and data to make the calculation. See Equation (1) in the Write Sequence section to calculate CRC-8. Figure 9: Read Sequence ### **Serial Digital Interface Update Sequence** The MPQ2022A requires a start command, a valid serial digital interface address, a register address byte, and a data byte for a single data update. After receiving each byte, the MPQ2022A acknowledges by pulling the SDA line low during a single clock pulse's high period. A valid serial digital interface address selects the MPQ2022A. The MPQ2022A performs an update on the LSB byte's falling edge. #### **Serial Digital Interface Chip Address** The ADD pin configures the serial digital interface address by adjusting the resistance that is connected between ADD and ground. A $10\mu A$ current flows from ADD and generates a voltage on the ADD resistor. The MPQ2022A supports 7 addresses, for up to 7 voltage rails, by detecting the different voltages on ADD. Table 2 on page 26 shows the resistances for different serial digital interface addresses. The resistor's tolerance should not exceed 1% of the recommended resistance. When the master sends the address as an 8-bit value, the 7-bit address should be followed by 0 or 1 to indicate a write or read operation, respectively. ## **Table 2: Serial Digital Interface Address** | Address | Resistor (kΩ) | Minimum<br>ADD Voltage<br>(mV) | Typical ADD<br>Voltage (mV) | Maximum<br>ADD Voltage<br>(mV) | Min<br>(µA) | Typical ADD<br>Current (μA) | Max<br>(μA) | |---------|-----------------------|--------------------------------|-----------------------------|--------------------------------|-------------|-----------------------------|-------------| | 21h | 0 (1%) | 0 | 0 | 40 | | | | | 22h | 6.98 (1%) | 40 | 70 | 100 | | | | | 23h | 15 (1%) | 100 | 150 | 200 | | 10 | | | 24h | 30 (1%) | 200 | 300 | 400 | 9.5 | | 10.5 | | 25h | 54.9 (1%) | 400 | 550 | 700 | 9.5 | 10 | 10.5 | | 26h | 95.3 (1%) | 700 | 950 | 1200 | | | | | 27h | >130 (1%) or floating | 1200 | - | - | | | | ## **REGISTER MAP** | Register<br>Short Name | R/W | Add | Default<br>(8) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------------------|--------|----------|----------------|------------------|------------------|-----------------------|------------------|------------------------|------------------------|------------------------|------------------------| | Device Status | and Di | iagnosti | cs | | | | | | | | | | DEV_REV | R | 0x00 | 00h | | | | SILLICO | N_INFO | | | | | DEV_STAT | R | 0x01 | 00h | RSV (9) | LDO_1<br>_ACTIVE | LDO_2<br>_ACTIVE | VOUT1_<br>PG | VOUT2_<br>_PG | FT_<br>ASSERT | SDI_<br>ERR | POR | | ERR_<br>FLAG_1 | R | 0x02 | 00h | VOUT_<br>1_OV | VOUT_<br>1_UV | VOUT_<br>2_OV | VOUT_2<br>_UV | RSV (9) | RSV (9) | LDO_<br>1_STB | LDO_<br>2_STB | | ERR_<br>FLAG_2 | R | 0x03 | 00h | LDO_<br>1_OC | LDO_<br>2_OC | RSV (9) | ОТ | LDO_<br>1_OL | LDO_<br>2_OL | RSV (9) | RSV (9) | | DEV_CTRL | W/R | 0x04 | 61h | RSV (9) | LDO_<br>1_EN | LDO_2<br>_EN | SHUT<br>DOWN | ADC-EN | SOFT_<br>RST | RSV (9) | FAULT_<br>HANDLE | | Monitoring | | | | | | | | | | | | | MON<br>_VOUT_1 | R | 0x05 | 00h | | | | VOUT1 | _MON | | | | | MON<br>_VOUT_2 | R | 0x06 | 00h | | | | VOUT2 | _MON | | | | | MON<br>_IOUT_1 | R | 0x07 | 00h | | | | IOUT1 | _MON | | | | | MON<br>_IOUT_2 | R | 0x08 | 00h | | | | IOUT2 | _MON | | | | | Power Manag | ement | | | | | | | | | | | | SET_<br>VOUT_1 | W/R | 0x09 | 68h | FAULT_<br>CLEAR | VOUT1_<br>STEP | | | VOUT | 1_SET | | | | SET_<br>VOUT_2 | W/R | 0x0A | 68h | POWER_<br>_SEQ | VOUT2_<br>STEP | | | VOUT | 2_SET | | | | RSVD | W/R | 0x0B | 78h | | | | RS\ | / <sup>(9)</sup> | | | | | RSVD | W/R | 0x0C | 4Ch | | | | RS\ | / <sup>(9)</sup> | | | | | SET_PG_<br>UVOV | W/R | 0x0D | 00h | VOUT1_<br>OV_THR | VOUT1_<br>UV_THR | VOUT2_<br>OV_THR | VOUT2_<br>UV_THR | VOUT1_<br>PG_<br>H_THR | VOUT1_<br>PG_<br>L_THR | VOUT2_<br>PG_<br>H_THR | VOUT2_<br>PG_<br>L_THR | | SET_IOUT_<br>LIM_1 | W/R | 0x0E | 10h | LDO1_<br>TRC | LDO2_<br>TRC | RSV (9) IOUT_1_OC_THR | | | | | <del>-</del> | | SET_IOUT_<br>LIM_2 | W/R | 0x0F | 10h | | ECTION_<br>DOW | OC_MIN | | IOI | JT_2_OC_T | HR | | #### Notes: <sup>8)</sup> The default values for the MPQ2022A-0000 registers. The default value can be redefined if the OTP function is available.9) This bit is not defined and is reserved for future use. ## **REGISTER DESCRIPTION** ## DEV\_REV (0x00) Access: Read-only POR/Soft Reset Value: 00000000 The DEV\_REV command returns the device revision and information. | Bits | Name | Description | |--------|-------------------------|----------------------------------| | D[7:0] | SILICON_<br>INFORMATION | Returns the silicon information. | ## DEV\_STAT (0x01) Access: Read-only POR/Soft Reset Value: 00000000 The DEV\_STAT command returns the device status. | Bits | Name | Description | |------|--------------|---------------------------------------------------------------------------------------------------------------------------------------| | D[7] | RESERVED | Reserved. Always reads as 0. | | D[6] | LDO_1_ACTIVE | 0: LDO1 is not active<br>1: LDO1 is active | | D[5] | LDO_2_ACTIVE | 0: LDO2 is not active 1: LDO2 is active | | D[4] | VOUT1_PG | 0: The LDO1's output voltage (V <sub>OUT1</sub> ) is not within its power good (PG) range 1: V <sub>OUT1</sub> is within its PG range | | D[3] | VOUT2_PG | 0: The LDO2's output voltage (Vout2) is not within its PG range 1: Vout2 is within its PG range | | D[2] | FT_ASSERT | 0: /FT is not asserting 1: /FT is asserting (active low) | | D[1] | SDI_ERR | No serial digital interface communication error has occurred A serial digital interface communication error has occurred | | | | Note that if the SDI_ERR bit occurs, the chip can be read but not written. | | D[0] | POR | 0: No power-on reset (POR) event has occurred 1: A POR event has occurred and finished | ### ERR\_FLAG\_1 (0x02) Access: Read-only POR/Soft Reset Value: 00000000 The ERR\_FLAG\_1 command returns device error flags for over-voltage (OV) and under-voltage (UV) conditions. | Bits | Name | Description | |------|-----------|------------------------------------------------------------------------------------------------------------------| | D[7] | VOUT_1_OV | 0: Clears to 0 when there is no over-voltage (OV) condition on OUT1 1: An OV condition has been detected on OUT1 | | D[6] | VOUT_1_UV | 0: Clears to 0 when there is no under-voltage (UV) condition on OUT1 1: A UV condition has been detected on OUT1 | | D[5] | VOUT_2_OV | 0: Clears to 0 when there is no OV condition on OUT2 1: An OV condition has been detected on OUT2 | | D[4] | VOUT_2_UV | 0: Clears to 0 when there is no UV condition on OUT2 1: A UV condition has been detected on OUT2 | | D[3] | RESERVED | Reserved. Always reads as 0. | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------| | D[2] | RESERVED | Reserved. Always reads as 0. | | D[1] | LDO_1_STB | 0: Clears to 0 when no short-to-battery condition has been detected on LDO1 1: A short-to-battery condition has been detected on LDO1 | | D[0] | LDO_2_STB | 0: Clears to 0 when no short-to-battery condition has been detected on LDO2 1: A short-to-battery condition has been detected on LDO2 | ## **ERR\_FLAG\_2 (0x03)** Access: Read-only POR/Soft Reset Value: 00000000 The ERR\_FLAG\_2 command returns device error flags for over-current (OC) and over-temperature (OT) conditions. | Bits | Name | Description | |--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[7] | LDO_1_OC | 0: Clears to 0 when no over-current (OC) condition has been detected on OUT1 1: An OC condition has been detected on OUT1 | | D[6] | LDO_2_OC | 0: Clears to 0 when no OC condition has been detected on OUT2 1: An OC condition has been detected on OUT2 | | D[5] | RESERVED | Reserved. Always reads as 0. | | D[4] | ОТ | 0: Clears to 0 when no over-temperature (OT) condition has been detected 1: An OT condition has been detected | | D[3] | LDO_1_OL | 0: Clears to 0 when no open-load condition has been detected on OUT1 1: An open-load condition has been detected on OUT1 Note that the LDC 4. Oh his is an about it when the arrangle additional is each load. | | | | Note that the LDO_1_OL bit is only valid when the open-load function is enabled. | | D[2] | LDO_2_OL | 0: Clears to 0 when no open-load condition has been detected on OUT2 1: An open-load condition has been detected on OUT2 | | | | Note that the LDO_2_OL bit is only valid when the open-load function is enabled. | | D[1:0] | RESERVED | Reserved. Always reads as 0. | ## DEV\_CTRL (0x04) Access: R/W POR/Soft Reset Value: 01100001 The DEV\_CTRL command controls the device. | Bits | Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[7] | RESERVED | Reserved. Always reads as 0. | | D[6] | LDO_1_EN | 0: LDO1 is disabled 1: LDO1 is enabled | | D[5] | LDO_2_EN | 0: LDO2 is disabled<br>1: LDO2 is enabled | | D[4] | SHUTDOWN | 0: Turns on the device if the EN pin voltage (V <sub>EN</sub> ) exceeds the EN rising threshold (V <sub>EN_VTH_R</sub> ) 1: The device is forced to shut down | | D[3] | ADC-EN | 0: The analog-to-digital converter (ADC) is disabled 1: The ADC is enabled | | D[2] | SOFT_RST | 0: No soft reset has been requested 1: A soft reset has been requested. The device returns to the state of the one-time programmable (OTP) memory code | | D[1] | RESERVED | Reserved. Always reads as 0. | | D[0] | FAULT_HANDLE | 0: Latch-off mode<br>1: Hiccup mode with a 100ms blank time | |------|--------------|-------------------------------------------------------------| |------|--------------|-------------------------------------------------------------| ### MON\_VOUT\_1 (0x05) Access: Read-only POR/Soft Reset Value: 00000000 The MON\_VOUT\_1 command returns the monitored LDO1 output voltage (V<sub>OUT1\_MON</sub>). | Bits | Name | Description | |--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[7:0] | VOUT1_MON | Records the monitored $V_{OUT1\_MON}$ by the ADC. This value refreshes each time it is read. 1 least significant bit (LSB) = 55mV. $V_{OUT1\_MON}$ can be calculated with the following equation: | | | | $V_{OUT1\_MON} = D[7:0] \times 55mV$ | | | | For example, if bits[7:0] = $(10100100)_2$ , this is $(164)_{10}$ , and $V_{OUT1} = 164 \times 55 \text{mV} = 9.02 \text{V}$ . | ## MON\_VOUT\_2 (0x06) Access: Read-only POR/Soft Reset Value: 00000000 The MON\_VOUT\_2 command returns the monitored LDO2 output voltage (V<sub>OUT2 MON</sub>). | Bits | Name | Description | |--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VOUT2_MON | Records the monitored $V_{OUT2\_MON}$ by the ADC. This value refreshes each time it is read. 1LSB = 55mV. $V_{OUT2\_MON}$ can be calculated with the following equation: | | D[7:0] | | $V_{OUT2\_MON} = D[7:0] \times 55mV$ | | | | For example, if bits[7:0] = $(10100100)_2$ , this is $(164)_{10}$ , and $V_{OUT2} = 164 \times 55 \text{mV} = 9.02 \text{V}$ . | ## MON\_IOUT\_1 (0x07) Access: Read-only POR/Soft Reset Value: 00000000 The MON\_IOUT\_1 command returns the monitored LDO1 output current (I<sub>OUT1\_MON</sub>). | Bits | Name | Description | |--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Records the monitored I <sub>OUT1</sub> (I <sub>OUT1_MON</sub> ) by the ADC. This value refreshes each time it is read. 1LSB = 1.2mA. I <sub>OUT1_MON</sub> can be calculated with the following equation: | | D[7:0] | IOUT1_MON | I <sub>OUT1_MON</sub> = D[7:0] x 1.2mA | | | | For example, if bits[7:0] = $(11111010)_2$ , this is equal to $(250)_{10}$ , and $I_{OUT1} = 250 \times 1.2 \text{mA} = 300 \text{mA}$ . | ## **MON\_IOUT\_2 (0x08)** Access: Read-only POR/Soft Reset Value: 00000000 The MON\_IOUT\_2 command returns the monitored LDO2 output current (I<sub>OUT2\_MON</sub>). | Bits | Name | Description | |--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | IOUT2_MON | Records the monitored I <sub>OUT2</sub> (I <sub>OUT2_MON</sub> ) by the ADC. This value refreshes each time it is read. 1LSB = 1.2mA. I <sub>OUT2_MON</sub> can be calculated with the following equation: | | D[7:0] | | I <sub>OUT2_MON</sub> = D[7:0] x 1.2mA | | | | For example, if bits[7:0] = $(111111010)_2$ , this is equal to $(250)_{10}$ , and $I_{OUT2} = 250 \times 1.2 \text{mA} = 300 \text{mA}$ . | ## **SET\_VOUT\_1 (0x09)** Access: R/W POR/Soft Reset Value: 01101000 The SET\_VOUT\_1 command sets the LDO1 output voltage (Vout1). | Bits | Name | Description | |--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------| | D[7] | FAULT_CLEAR | 0: No action (default) 1: Clears all fault flags and de-asserts /FT. | | | | For example, if the SDI_ERR bit occurs, set bit[7] = 1, then the chip can be written again. | | | VOUT1_STEP | Sets the V <sub>OUT1</sub> step. This bit is set to 1 by default. | | D[6] | | 0: 100mV<br>1: 200mV | | | VOUT1_SET | Sets V <sub>OUT1</sub> , calculated with the following equation: | | D[5:0] | | Vout1 = 1V + VOUT1_SET x VOUT1_STEP | | [5.5] | | If the default is bits[5:0] = $(101000)_2$ , which is $(40)_{10}$ , then the default $V_{OUT1} = 1V + 40 \times 200 \text{mV} = 9V$ . | ## SET\_VOUT\_2 (0x0A) Access: R/W POR/Soft Reset Value: 01101000 The SET\_VOUT\_2 command sets the LDO2 output voltage (V<sub>OUT2</sub>). | Bits | Name | Description | | | | |--------|------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | D[7] | POWER_SEQ | 0: OUT1 and OUT2 are powered simultaneously<br>1: OUT2 is delayed by 100ms | | | | | | VOUT2_STEP | Sets the V <sub>OUT2</sub> step. This bit is set to 1 by default. | | | | | D[6] | | 0: 100mV<br>1: 200mV | | | | | | | Sets V <sub>OUT2</sub> , calculated with the following equation: | | | | | D[5:0] | VOUT2_SET | V <sub>OUT2</sub> = 1V + VOUT2_SET x VOUT2_STEP | | | | | | | If the default is bits[5:0] = $(101000)_2$ , which is $(40)_{10}$ , then the default $V_{OUT2} = 1V + 40 \times 200 \text{mV}$ = $9V$ | | | | ## RESERVED (0x0B) Access: R/W POR/Soft Reset Value: 01111000 | Bits | Name | Description | | | | |--------|----------|------------------------------|--|--|--| | D[7:0] | RESERVED | Reserved. Always reads as 0. | | | | ## RESERVED (0x0C) Access: R/W POR/Soft Reset Value: 01001100 | Bits | Name | Description | | | |--------|----------|------------------------------|--|--| | D[7:0] | RESERVED | Reserved. Always reads as 0. | | | ## SET\_PG\_UVOV (0x0D) Access: R/W POR/Soft Reset Value: 00000000 The SET\_PG\_UVOV command sets the power good (PG) and LDO under-voltage (UV) and over-voltage (OV) settings. | Bits | Name | Description | |------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | D[7] | VOUT1_OV_THR | 0: The V <sub>OUT1</sub> OV threshold is 115% of the set V <sub>OUT1</sub> 1: The V <sub>OUT1</sub> OV threshold is 120% of the set V <sub>OUT1</sub> | | D[6] | VOUT1_UV_THR | 0: The V <sub>OUT1</sub> UV threshold is 75% of the set V <sub>OUT1</sub> 1: The V <sub>OUT1</sub> UV threshold is 80% of the set V <sub>OUT1</sub> | | D[5] | VOUT2_OV_THR | 0: The $V_{OUT2}$ OV threshold is 115% of the set $V_{OUT2}$ 1: The $V_{OUT2}$ OV threshold is 120% of the set $V_{OUT2}$ | | D[4] | VOUT2_UV_THR | 0: The V <sub>OUT2</sub> UV threshold is 75% of the set V <sub>OUT2</sub> 1: The V <sub>OUT2</sub> UV threshold is 80% of the set V <sub>OUT2</sub> | | D[3] | VOUT1_PG_H_THR | 0: The OUT1 PG threshold's upper boundary is 105% of the set voltage 1: The OUT1 PG threshold's upper boundary is 110% of the set voltage | | D[2] | VOUT1_PG_L_THR | 0: The OUT1 PG threshold's lower boundary is 90% of the set voltage 1: The OUT1 PG threshold's lower boundary is 95% of the set voltage | | D[1] | VOUT2_PG_H_THR | 0: The OUT2 PG threshold's upper boundary is 105% of the set voltage 1: The OUT2 PG threshold's upper boundary is 110% of the set voltage | | D[0] | VOUT2_PG_L_THR | 0: The OUT2 PG threshold's lower boundary is 90% of the set voltage 1: The OUT2 PG threshold's lower boundary is 95% of the set voltage | ## SET\_IOUT\_LIM\_1 (0x0E) Access: R/W POR/Soft Reset Value: 00010000 The SET\_IOUT\_LIM\_1 command sets the LDO1 current limit threshold (I<sub>LIMIT1</sub>). | Bits | Name | Description | | | | | |--------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | D[7] | LDO1-TRC | 0: Disables LDO1 tracking mode<br>1: Enables LDO1 tracking mode | | | | | | D[6] | LDO2-TRC | 0: Disables LDO2 tracking mode 1: Enables LDO2 tracking mode | | | | | | D[5] | RESERVED | Reserved. Always reads as 0. | | | | | | | | Sets the OUT1 OC threshold ( $I_{\text{LIMIT1}}$ ), where 1LSB = 6.25mA. $I_{\text{LIMIT1}}$ can be calculated with the following equation: | | | | | | D[4:0] | IOUT_1_OC_THR | I <sub>LIMIT1</sub> = D[4:0] x 6.25mA + OC_MIN | | | | | | | | OC_MIN is set by register 0x0F, bit[5]. The default bits[4:0] = $(10000)_2$ , which is equal to $(16)_{10}$ , and $I_{\text{LIMIT}1} = 16 \times 6.25 + 300 = 400 \text{mA}$ | | | | | ## SET\_IOUT\_LIM\_2 (0x0F) Access: R/W POR/Soft Reset Value: 00010000 The SET\_IOUT\_LIM\_2 command sets the LDO2 current limit threshold (ILIMIT1). | Bits | Name | Description | | | | | |--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | D[7:6] | STB_DETECTION_<br>WINDOW | 00: 15ms<br>01: 7ms<br>10: 3ms<br>11: 1ms | | | | | | D[5] | OC_MIN | Sets the minimum OC threshold for LDO1 and LDO2. The default value is 300mA. 0: 300mA 1: 100mA | | | | | | D[4:0] | IOUT_2_OC_THR | Sets the OUT2 OC threshold ( $I_{LIMIT2}$ ), where 1LSB = 6.25mA. $I_{LIMIT2}$ can be calculated with the following equation: $I_{LIMIT2} = D[4:0] \times 6.25 \text{mA} + OC\_MIN$ OC_MIN is set by register 0x0F, bit[5]. The default bits[4:0] = (10000) <sub>2</sub> , which is equal to (16) <sub>10</sub> , and $I_{LIMIT2} = 16 \times 6.25 + 300 = 400 \text{mA}$ | | | | | ## APPLICATION INFORMATION Figure 10 shows the MPQ2022A's typical application circuit. Figure 10: Typical Application Circuit (V<sub>OUT1</sub> = 9V, V<sub>OUT2</sub> = 9V) Table 3 shows the design guide index. See Figure 10 for more details. **Table 3: Design Guide Index** | Pin# | Name | Components | Design Guide Index | | | | |--------|-----------|------------|------------------------------------------------------------------------------------|--|--|--| | 1 | VCC | C5 | Internal VCC (VCC, Pin 1) | | | | | 2 | AGND | - | GND Connection (PGND, Pin 8; AGND, Pin 2) | | | | | 3 | LDO_IN | C2 | Selecting Input Capacitors for the Dual LDOs (LDO_IN, Pin 3) | | | | | 4 | OUT1 | C3 | Selecting Output Capacitors for LDO1 (OUT1, Pin 4) | | | | | 5 | OUT2 | C4 | Selecting Output Capacitors for LDO2 (OUT5, Pin 5) | | | | | 6 | /FT | R2 | Fault Indictor (/FT, Pin 6) | | | | | 7 | EN | R1 | Enable (EN, Pin 7) | | | | | 8 | GND | - | GND Connection (PGND, Pin 8; AGND, Pin 2) | | | | | 9 | VIN | C1 | Selecting Input Capacitors (VIN, Pin 9) | | | | | 10, 11 | DNC | - | Do Not Connect (DNC, Pin 10 and Pin 11) | | | | | 12 | ADD | R3 | Selecting the Resistor for the Serial Digital Interface Address (ADI Pin 12) | | | | | 13 | SDA | - | Serial Digital Interface (SDA, Pin 13; SCL, Pin 14) | | | | | 14 | SCL | - | Serial Digital Interface (SDA, Pin 13; SCL, Pin 14) | | | | | 15, 16 | ADJ2, AD1 | - | Setting the Reference Voltage Input for the Dual LDOs (ADJ2, Pin 15; ADJ1, Pin 16) | | | | #### Internal VCC (VCC, Pin 1) The VCC capacitor (C5) should be between $1\mu F$ and $10\mu F$ . A $4.7\mu F$ ceramic capacitor is generally recommended. All the control blocks and the serial digital interface block are powered by the internal regulator. This regulator uses $V_{\text{IN}}$ as its input and operates across the full $V_{\text{IN}}$ range. In latch-off mode, $V_{\text{CC}}$ should drop below its falling threshold before start-up to prevent a failed start-up. It is not recommended for $V_{\text{CC}}$ to supply power to the external circuits. If $V_{\text{CC}}$ is below its UVLO threshold, do not use the serial digital interface. # Selecting the Input Capacitor for the Dual LDOs (LDO\_IN, Pin 3) For efficient operation, place a $1\mu F$ to $10\mu F$ ceramic capacitor with X5R or X7R dielectrics between the LDO\_IN pin and ground. Larger-value capacitors improve line transient response. # Selecting the Output Capacitor for the Dual LDOs (OUT1, Pin 4; OUT2, Pin 5) For stable operation, use a 4.7µF to 22µF ceramic capacitor with X5R or X7R dielectrics. Larger-value capacitors improve load transient response and reduce noise. Output capacitors of other dielectric types may be used, but they are not recommended as their capacitance can deviate significantly from their rated value across different temperatures. # Setting the Dual LDOs' Output Voltages ( $V_{OUT1}$ and $V_{OUT2}$ ) The MPQ2022A does not require an external resistor to set $V_{OUTx}$ . The OTP registers 0x09 and 0x0A set the dual LDOs' $V_{OUTx}$ (see the Register Map section on page 27). $V_{OUT1}$ and $V_{OUT2}$ are configured via registers 0x09 and 0x0A, and can be adjusted between 1V and 13.6V with 200mV/step, or between 1V and 7.3V with 100mV/step. Using registers 0x09 and 0x0A, $V_{OUTx}$ can be calculated with Equation (2): $$V_{OUTx} = D[5:0] \times Step + 1V$$ (2) For example, if register 0x09, bits[7:0] is set to 68h, the step is 200mV. Then the LDO $V_{OUTx} = 1V + 40 \times 0.2V = 9V$ . When the difference between the LDO input voltage (V<sub>LDO\_IN</sub>) and V<sub>OUTx</sub> is below the dropout voltage (V<sub>DROPOUT</sub>), the part enters dropout mode, and LDO's current limit drops by 15%. The difference between $V_{LDO\_IN}$ and $V_{OUTx}$ must remain above 1.5V when designing the circuit. ### Fault Indictor (/FT, Pin 6) The /FT pin resistance ( $R_{FT}$ ), denoted by R2, is recommended to be about $100k\Omega$ . /FT is connected to an internal MOSFET's open drain. For fault indication, /FT should be connected to a ≤5V voltage via an external pull-up resistor. If not used, float /FT or connect it to ground. ## Enable (EN, Pin 7) The EN pin can enable and disable the entire device. Pull EN below the 2.2V falling threshold to shut down the chip. Pull EN above the 2.4V rising threshold to enable the chip. Separate, dedicated register bits enable the software of LDO1 and LDO2, respectively. The physical EN pin has a higher priority than the software enable function. Since EN has a $3.3M\Omega$ pull-down resistor, float EN to shut down the chip. EN can be connected to a high-voltage bus (e.g. the VIN pin) via a pull-up resistor. In this scenario, it is recommended to use a $100k\Omega$ pull-up resistor. The MPQ2022A has an internal, fixed UVLO threshold. In the normal input range, the rising threshold is 4.2V, and the falling threshold is 3.8V. For applications that require a higher UVLO threshold, place an external resistor between VIN and EN to raise the equivalent UVLO threshold (see Figure 11). Figure 11: Adjustable UVLO through EN Divider The UVLO rising threshold (V<sub>IN UVLO VTH R</sub>) can be calculated with Equation (3): $$V_{IN\_UVLO\_VTH\_R} = (1 + \frac{R1}{R2 || 3.3M\Omega}) \times V_{EN\_VTH\_R}$$ (3) Where V<sub>EN VTH R</sub> is 2.4V. The UVLO falling threshold (V<sub>IN\_UVLO\_VTH\_F</sub>) can be calculated with Equation (4): $$V_{IN\_UVLO\_VTH\_F} = (1 + \frac{R1}{R2 || 3.3M\Omega}) \times V_{EN\_VTH\_F}$$ (4) Where V<sub>EN VTH F</sub> is 2.2V. To quickly turn EN on and off, the EN off time must be longer than 500µs. ### **Selecting the Input Capacitor (VIN, Pin 9)** Use a low-ESR capacitor exceeding 4.7µF to minimize the IC noise. Ceramic capacitors are recommended, but tantalum or low-ESR electrolytic capacitors are also sufficient. To ensure stable operation, place the input capacitor as close to the IC as possible. As an alternative, place a small, high-quality, 0.1µF ceramic capacitor close to the IC, and place the larger-value capacitor further away. If using the latter technique, use either tantalumelectrolytic-type capacitors for the larger-value capacitor. Place all ceramic capacitors close to the MPQ2022A. #### Do Not Connect (DNC, Pin 10 and Pin 11) Do not connect. The DNC pins are reserved for factory functions. It is recommended to float DNC. ## Selecting the Resistor for the Serial Digital Interface Address (ADD, Pin 12) The MPQ2022A supports 7 addresses, for up to 7 voltage rails, by detecting the different voltages on the ADD pin. Table 2 on page 26 shows the resistances for different serial digital interface addresses. The resistor's tolerance should not exceed 1% of the recommended resistance. ## Serial Digital Interface (SDA, Pin 13; SCL, Pin 14) The MPQ2022A's interface is a serial digital interface slave that supports fast mode (400kHz), which adds flexibility to the power supply solution. See the Serial Digital Interface section on page 24 for more details. If the serial digital interface is not used, it is recommended to connect these pins to the VCC pin via a resistor (e.g. $100k\Omega$ ). ### Setting the Reference Voltage Input for the Dual LDOs (ADJ1, Pin 15; ADJ2, Pin 16) External voltage tracking mode is enabled via the serial digital interface. If enabled, VOLITA and VOLITA are equal to the voltages at ADJ1 and ADJ2. respectively. For stable operation, use a 10nF to 100nF ceramic capacitor with X5R or X7R dielectrics. If ADJ1 and ADJ2 are not used, it is recommended to float these pins or connect them to GND. #### **GND Connection (AGND, Pin 2; GND, Pin 8)** See the PCB Layout Guidelines section on page 37 for more details. ### **External Reverse Voltage Protection** In some situations (e.g. a backup battery is connected as the MPQ2022A's load), Voutx may be pulled up while V<sub>IN</sub> is pulled to ground, pulled to some intermediate voltage, or is floated. Thus, V<sub>OUT</sub> exceeds V<sub>IN</sub>. Since the MPQ2022A's Pchannel MOSFET pass element has a body diode, the current is conducted from the output to input and is not internally limited. The body diode's maximum Iout is 1A. The unlimited body diode's reverse current may exceed 1A, which results in the device being damaged. To avoid this scenario, it is recommended to place an external diode at the input (see Figure 12). The recommended parameter is 40V/2A. Figure 12: External Reverse Voltage Protection #### PCB Layout Guidelines (10) Efficient PCB layout (especially for the input capacitor and output capacitor) is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 13 and follow the guidelines below: - 1. Place the input capacitor as close to the VIN and GND pins as possible. - Use a large ground plane to connect directly to PGND. - 3. If the bottom layer is a ground plane, add vias near PGND. - 4. Ensure that the high-current paths (e.g. PGND and LDO\_IN) have short, direct, and wide traces. - To minimize high frequency, place the ceramic input capacitor, especially the small package size (0603), input/output bypass capacitor, as close to the VIN, LDO\_IN, and PGND pins as possible. - 6. Keep the connections between the input capacitor, VIN, and LDO\_IN as short and wide as possible. - 7. Place the VCC capacitor as close to the VCC and AGND pins as possible. - 8. Use multiple vias to connect the power planes to the internal layers. #### Note: 10) The recommended PCB layout is based on Figure 14 on page 38. **Top Layer** Mid-Layer 1 Mid-Layer 2 **Bottom Layer** Figure 13: Recommended PCB Layout ## TYPICAL APPLICATION CIRCUIT Figure 14: Typical Application Circuit (Vout1 = 9V, Vout2 = 9V) ## **PACKAGE INFORMATION** # QFN-16 (4mmx4mm) Wettable Flank #### **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** **SECTION A-A** **RECOMMENDED LAND PATTERN** ### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) DRAWING REFERENCE TO JEDEC MO-220. - 5) DRAWING IS NOT TO SCALE. ## **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-----------------------------|---------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MPQ2022AGRE-<br>xxxx-AEC1-Z | QFN-16<br>(4mmx4mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 06/26/2023 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.