# The Future of Analog IC Technology # *MPQ4470/4470A* High-Efficiency, Fast-Transient, 5A, 36V Synchronous, Step-Down Converter MPQ4470 with Latch-off OVP. and MPQ4470A without Latch-off OVP ### DESCRIPTION The MPQ4470/4470A is a fully-integrated, highfrequency, synchronous, rectified, step-down, switch-mode converter. It offers a very compact solution to achieve a 5A, continuous-output current over a wide input-supply range with excellent load and line regulation. It also provides fast transient response and good stability for wide input-supply and load range. MPQ4470/4470A operates at efficiency over a wide output current load range. MPQ4470 has full protection features include SCP, OCP, OVP latch, UVP, and thermal shutdown. MPQ4470A has the same protection features to MPQ4470 except has no OVP latch function. The MPQ4470/4470A requires a minimal number readily-available. standard. external components, and is available in a space-saving 3mm×4mm, 20-pin, QFN package. ### **FEATURES** - Wide 4.5V-to-36V Operating Input Range - Guaranteed 5A, Continuous Output Current - Internal $40m\Omega$ High-Side, $20m\Omega$ Low-Side **Power MOSFETs** - Proprietary Switching-Loss-Reduction Technology - 1% Reference Voltage - Programmable Soft-Start Time - Low Drop-out Mode - 100kHz-to-1MHz Switching Frequency - SCP, OCP, OVP Latch (MPQ4470 only), UVP, and Thermal Shutdown - Output Adjustable from 0.8V to 0.9×V<sub>IN</sub> - Available in a 3mm×4mm 20-pin QFN Package - Available in AEC-Q100 Grade 1 ### **APPLICATIONS** - Notebook Systems and I/O Power - **Automotive Systems** - **Networking Systems** - **Industrial Supplies** - **Optical Communications Systems** - Distributed Power and POL Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. ## TYPICAL APPLICATION MPQ4470/4470A Rev. 1.12 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. ### ORDERING INFORMATION | Part Number* | Package | Top Marking | |-----------------|-----------------|-------------| | MPQ4470GL | QFN20 (3mm×4mm) | 4470 | | MPQ4470AGL | QFN20 (3mm×4mm) | 4470A | | MPQ4470GL-AEC1 | QFN20 (3mm×4mm) | 4470 | | MPQ4470AGL-AEC1 | QFN20 (3mm×4mm) | 4470A | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ4470/4470AGL–Z) ### PACKAGE REFERENCE ## ABSOLUTE MAXIMUM RATINGS (1) Operating Junction Temp. (T<sub>J</sub>). -40°C to +125°C | Thermal Resistan | ce <sup>(4)</sup> | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}$ JC | | |------------------|-------------------|-------------------------|-----------------------|------| | QFN20 (3mm×4mm) | | 48 | 10 | °C/W | ### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 24V, $V_{EN}$ = 2V, $T_J$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_J$ = 25°C. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|--------------------------|------------------------------------------------------|------|------|------|-----------------| | Supply Current (Shutdown) | I <sub>IN</sub> | V <sub>EN</sub> = 0V | | 10 | 300 | nA | | Supply Current (Quiescent) | I <sub>IN</sub> | V <sub>FB</sub> = 0.95V | | 500 | 600 | μA | | HS Switch On Resistance | HS <sub>RDS-ON</sub> | | | 40 | 65 | mΩ | | LS Switch On Resistance (5) | LS <sub>RDS-ON</sub> | | | 20 | | mΩ | | Switch Leakage | SW <sub>LKG</sub> | V <sub>EN</sub> = 0V<br>V <sub>SW</sub> = 0V or 36V | | 10 | 400 | nA | | Current Limit | ILIMIT | | 6 | 8 | 12 | Α | | One-Shot On Time | t <sub>ON</sub> | $V_{IN}$ =12V, $R_{FREQ}$ =30k $\Omega$ | 230 | 280 | 330 | ns | | Minimum Off Time <sup>(5)</sup> | toff | | | 100 | | ns | | Fold-back Off Time <sup>(5)</sup> | t <sub>FB</sub> | I <sub>LIM</sub> =1(HIGH),<br>FB>50%V <sub>REF</sub> | | 4.8 | | μs | | Fold-back Off Time <sup>(5)</sup> | t <sub>FB</sub> | I <sub>LIM</sub> =1(HIGH),<br>FB<50%V <sub>REF</sub> | | 16.8 | | μs | | OCP hold-off time(5) | toc | I <sub>LIM</sub> =1(HIGH) | | 100 | | μs | | Foodback Vallage | $V_{FB}$ | T <sub>J</sub> = 25°C | 807 | 815 | 823 | mV | | Feedback Voltage | V <sub>FB</sub> | T <sub>J</sub> = -40°C to 125°C | 803 | | 827 | mV | | Feedback Current | I <sub>FB</sub> | V <sub>FB</sub> = 815mV | | 10 | 50 | nA | | Soft Start Charging Current | Iss | V <sub>SS</sub> =0V | 6 | 8.5 | 11 | μΑ | | Power Good Rising Threshold | PGOOD <sub>Vth-Hi</sub> | | 0.87 | 0.9 | 0.93 | $V_{FB}$ | | Power Good Falling Threshold | PGOOD <sub>Vth-Lo</sub> | | 0.82 | 0.85 | 0.88 | $V_{FB}$ | | Power Good Threshold<br>Hysteresis | PGOOD <sub>Vth-Hys</sub> | | | 0.05 | | V <sub>FB</sub> | | Power Good Rising Delay | <b>t</b> PGOOD | | 500 | 700 | 900 | μs | | EN Rising Threshold | EN <sub>∨th-Hi</sub> | | 1.1 | 1.25 | 1.4 | V | | EN Falling Threshold | EN <sub>Vth-Lo</sub> | | 0.73 | 0.86 | 0.99 | V | | EN Threshold Hysteresis | EN∨th-Hys | | | 390 | | mV | | EN Input Current | I <sub>EN</sub> | V <sub>EN</sub> = 2V | | 1.5 | 2 | μA | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Rising | INUV <sub>Vth_R</sub> | | 3.7 | 4.0 | 4.3 | V | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Falling | INUV <sub>Vth_F</sub> | | 2.8 | 3.1 | 3.4 | V | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Hysteresis | INUV <sub>HYS</sub> | | | 900 | | mV | | V <sub>CC</sub> Regulator | V <sub>CC</sub> | I <sub>CC</sub> =0 | 4.5 | 4.85 | 5.2 | V | | Vcc Load Regulation | | Icc=10mA | | 1 | 2 | % | | Vo Over-Voltage Protection<br>Threshold (6) | V <sub>OVP</sub> | | 1.15 | 1.25 | 1.35 | $V_{FB}$ | | Thermal Shutdown <sup>(5)</sup> | T <sub>SD</sub> | | | 175 | | °C | | Thermal Shutdown Hysteresis <sup>(5)</sup> | T <sub>SD-HYS</sub> | | | 45 | | °C | ### Note: <sup>5)</sup> Derived from bench characterization, not tested in production. <sup>6)</sup> For MPQ4470 only, MPQ4470A has no OVP function. ### TYPICAL CHARACTERISTICS Feedback Voltage vs. Junction Temperature Quiescent Current vs. **Junction Temperature** Shutdown Current vs. **Junction Temperature** Ton vs. **Junction Temperature** HS R<sub>DS-ON</sub> vs. Junction Temperature VIN=24V,BST-SW=5V Current Limit vs. **Junction Temperature** $I_{ss}$ vs. Junction Temperature VIN=24V VIN UVLO Rising Threshold vs. Junction Temperature VIN UVLO Falling Threshold vs. Junction Temperature ## TYPICAL CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 24V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{FREQ}$ = 63.4k, $T_A$ = +25°C, unless otherwise noted. ### Case Temperature Rise vs. **Output Current** CASE TEMPERATURE RISE(°C) 35 30 V<sub>IN</sub>=36∨̈́ 25 20 15 10 V<sub>IN</sub>=24V 5 0 0 2 3 OUTPUT CURRENT (A) # TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) $V_{IN}$ = 24V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{FREQ}$ = 63.4k, $T_A$ = +25°C, unless otherwise noted. Output Voltage Ripple $I_O = 0A$ Output Voltage Ripple Start-up Through VIN Start-up Through VIN $I_O = 5A$ **Shutdown Through VIN** $I_O = 0A$ **Shutdown Through VIN** I<sub>O</sub> = 5A Start-up Through EN Start-up Through EN **Shutdown Through EN** I<sub>O</sub> = 0A # TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) $V_{IN}$ = 24V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{FREQ}$ = 63.4k, $T_A$ = +25°C, unless otherwise noted. Shutdown Through EN I<sub>O</sub> = 5A **Short Circuit Entry** $I_{\Omega} = 0A$ **Short Circuit Entry** $I_{\Omega} = 5A$ **Short Circuit Steady State** **Load Transient** $I_{O} = 2.5A-5A@1.6A/\mu s$ **Short Circuit Recovery** $I_O = 0A$ **Short Circuit Recovery** I<sub>O</sub> = 5A FΝ 2V/div. V<sub>O</sub> 1V/div. PG 2V/div. SW 5V/div. **Power Good Through** **EN Start-up** **Power Good Through EN Shutdown** # **PIN FUNCTIONS** | Pin# | Name | Description | |------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Analog Ground. | | 2 | FREQ | Frequency Set (for CCM). The input voltage and the frequency-set resistor connected to GND determine the ON period. | | 3 | FB | Feedback. The tap of external resistor divider from the output to GND sets the output voltage. | | 4 | SS | Soft-Start. Connect an external capacitor to program the soft-start time for the switch-mode regulator. When the EN pin goes HIGH, an internal current source (8.5 $\mu$ A) charges up the capacitor and the SS voltage slowly and smoothly ramps up from 0 to V <sub>FB</sub> . When the EN pin goes LOW, the internal current source discharges the capacitor and the SS voltage slowly ramps down. | | 5 | EN | Enable. EN=1 to enable the MPQ4470/4470A. For automatic start-up, connect EN pin to IN with a high ohm resistor. It includes an internal $1M\Omega$ pull-down resistor. | | 6 | PGOOD | Power Good Output. The output of this pin is an open drain and goes HIGH if the output voltage exceeds 90% of the nominal voltage. There is delay of ~700µs from FB ≥ 90% to PGOOD HIGH. | | 7 | BST | Bootstrap. Requires a $0.1\mu\text{F-to-}1\mu\text{F}$ capacitor connected between SW and BS pins to form a floating supply across the high-side switch driver. | | 8, 19,<br>Exposed pads<br>21, 22, 23 | IN | Supply Voltage. The MPQ4470/4470A operates from a 4.5V-to-36V input rail. Requires $C_{\text{IN}}$ to decouple the input rail. Connect using wide PCB traces and multiple vias. | | 9, 10, 17, 18,<br>Exposed pads<br>24, 25 | SW | Switch Output. Connect using wide PCB traces and multiple vias. | | 11-16 | PGND | System Ground. This pin is the reference ground of the regulated output voltage. For this reason care must be taken in PCB layout. | | 20 | VCC | Internal Bias Supply. Decouple with a 1µF capacitor as close to the pin as possible. | # **BLOCK DIAGRAM** Figure 1—Functional Block Diagram ### **OPERATION** ### **PWM Operation** The MPQ4470/4470A is a fully-integrated, synchronous, rectified, step-down, switch-mode converter. At the beginning of each cycle, the high-side MOSFET (HS-FET) turns ON when the feedback voltage (V<sub>FB</sub>) drops below the reference voltage (V<sub>REF</sub>), which indicates an insufficient output voltage. The ON period is determined by the input voltage and the frequency-set resistor as: $$t_{\text{ON}}\left(ns\right) = \frac{96 \times R_{\text{FREQ}}\left(k\Omega\right)}{V_{\text{IN}}} + t_{\text{DELAY}}(ns) \tag{1}$$ After the ON period elapses, the HS-FET turns OFF. It is turned ON again when V<sub>FB</sub> drops below V<sub>REF</sub>. By repeating this operation, the converter regulates the output voltage. The integrated lowside MOSFET (LS-FET) turns ON when the HS-FET is OFF to minimize conduction loss. A dead short occurs between input and GND if both the HS-FET and the LS-FET turn on at the same time (shoot-through). An internal dead-time (DT) generated between HS-FET OFF and LS-FET ON, or LS-FET OFF and HS-FET ON prevents shoot-through. ### **Heavy-Load Operation** Figure 2: Heavy-Load Operation In continuous-conduction mode (CCM), when the output current is HIGH, the HS-FET and LS-FET repeatedly turn ON/OFF as shown in MPS. All Rights Reserved. The inductor current never goes to zero. In CCM, the switching frequency (f<sub>SW</sub>) is fairly constant. ### **Light-Load Operation** At light-load or no-load conditions, the output drops very slowly and the MPQ4470/4470A reduces the switching frequency automatically to maintain high efficiency. Figure 3 shows the lightload operation. V<sub>FB</sub> does not reach V<sub>REF</sub> as the inductor current approaches zero. The LS-FET driver enters a tri-state (high Z) whenever the inductor current reaches zero. A current modulator takes control of the LS-FET and limits the inductor current to less than -1mA. Hence, the output capacitors discharge slowly to GND through the LS-FET to greatly improve the lightload efficiency. At light loads, the HS-FET does not turn ON as frequently as at heavy loads. This is called skip mode. Figure 3: Light-Load Operation As the output current increases from light-load condition, the current modulator's regulatory time period becomes shorter. The HS-FET turns ON more frequently, thus increasing the switching frequency increases. The output current reaches its critical level when the current modulator time is zero. The critical output current level is: $$I_{\text{OUT}} = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{2 \times L \times F_{\text{SW}} \times V_{\text{IN}}}$$ (2) It enters PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range. ### **Switching Frequency** The input voltage is feed-forwarded to the ontime one-shot timer through the resistor, R<sub>FREQ</sub>. The duty ratio remains at V<sub>OUT</sub>/V<sub>IN</sub>. Hence, the switching frequency is fairly constant over the input voltage range. The switching frequency can be set as: $$F_{SW}(kHz) = \frac{10^{6}}{[\frac{96 \times R_{FREQ}(k\Omega)}{V_{IN}} + t_{DELAY}(ns)] \times \frac{V_{IN}}{V_{OUT}}}$$ (3) Where t<sub>DELAY</sub> is the comparator delay (~20ns). The MPQ4470/4470A is optimized for 100kHz-to-1MHz applications to operate at high switching frequencies with high efficiency. The high-switching frequency allows for smaller LC-filter components to reduce PCB space requirements. ### **Ramp Compensation** Figure 4 and Figure 5 show jitter occurring in both PWM mode and skip mode. Noise on $V_{FB}$ 's downward slope causes the HS-FET ON time to deviate from its intended position and produces jitter. There is a relationship between system stability and the steepness of the $V_{FB}$ ripple: The slope steepness of the $V_{FB}$ ripple dominates noise immunity. The magnitude of the $V_{FB}$ ripple doesn't affect the noise immunity directly. Figure 4: Jitter in PWM Mode Figure 5: Jitter in Skip Mode Ceramic output capacitors lack enough ESR ripple to stabilize the system, and requires an external compensation ramp. Figure 6: Simplified Circuit in PWM Mode with External Ramp Compensation In PWM mode has an equivalent circuit with HS-FET OFF and uses a external ramp compensation circuit ( $R_4$ , $C_4$ ), shown as a simplified circuit in Figure 6. Derive the external ramp from the inductor-ripple current. Choose $C_4$ , $R_1$ , and $R_2$ to meet the following condition: $$\frac{1}{2\pi \times F_{\text{SW}} \times C_4} < \frac{1}{5} \times \left(\frac{R_1 \times R_2}{R_1 + R_2}\right) \tag{4}$$ Then: $$I_{R4} = I_{C4} + I_{FB} \approx I_{C4}$$ (5) The V<sub>FB</sub> downward slope ripple is then estimated as: $$V_{SLOPE1} = \frac{-V_{OUT}}{R_4 \times C_4}$$ (6) From equation 6, reduce $R_4$ or $C_4$ to reduce instability in PWM mode. If C4 cannot be reduced further due to equation 4's limitations, then only reduce $R_4$ . Based on bench experiments, $V_{\text{SLOPE1}}$ is around 20V/ms-40V/ms. In the case of POSCAP or other types of capacitors with higher ESR, an external ramp is not necessary. Figure 7: Simplified Circuit in PWM Mode without External Ramp Compensation Figure 7 shows an equivalent circuit in PWM mode with the HS-FET OFF and without an external ramp circuit. The ESR ripple dominates the output ripple. The V<sub>FB</sub> downward slope is: $$V_{\text{SLOPE1}} = \frac{-ESR \times V_{REF}}{L}$$ (7) From equation 7, the $V_{\text{FB}}$ downward slope is proportional to ESR/L. Therefore, it's necessary to know the minimum ESR value of the output capacitors without an external ramp. There is also an inductance limit: A smaller inductance leads to more stability. Based on bench experiments, keep V<sub>SLOPE1</sub> around 15V/ms to 30V/ms. In skip mode, the external ramp does not affect the downward slope, and V<sub>FB</sub> ripple's downward slope is the same with or without the external ramp. Figure 8 shows an equivalent circuit with the HS-FET off and the current modulator regulating the LS-FET. Figure 8: Simplified Circuit in Skip Mode The V<sub>FB</sub> ripple's downward slope is: $$V_{SLOPE2} = \frac{-V_{REF}}{\left(R_1 + R_2\right) \times C_{OUT}}$$ (8) To keep the system stable during light loads, avoid large V<sub>FB</sub> resistors. Also, keep the V<sub>SLOPE2</sub> value around 0.4V/ms to 0.8mV/ms. Note that $I_{MOD}$ is excluded from the equation because it does not impact the system's light-load stability. ### **Enable Control** The MPQ4470/4470A has a dedicated enablecontrol pin EN. After V<sub>IN</sub> goes high, drive EN high to turn on the chip, drive EN low to turn the chip off. EN falling threshold is a consistent 0.86V. Its rising threshold is about 390mV higher. When floating, EN pin is internally pulled down to GND to disable the chip. Internally a zener diode is connected from EN pin to GND pin. The typical clamping voltage of the zener diode is 6.5V. So VIN can be connected to EN through a high ohm resistor if the system doesn't have another logic input acting as enable signal. The resistor needs to be designed to limit the EN sink current less than 150µA. Just note that there is an internal 1M resistor from EN to GND, so the external pull up resistor should be smaller than $\frac{[V_{\text{IN}(MIN)} \text{ -} 1.25V] \times 1M}{}$ to make sure 1.25V the part can EN on at the lowest operation VIN. ### Soft-Start The MPQ4470/4470A employs soft start (SS) to ensure a smooth output during power-up. When the EN pin goes HIGH, an internal current source $(8.5\mu A)$ charges up the SS capacitor $(C_{SS})$ . The C<sub>SS</sub> voltage takes over the REF voltage to the PWM comparator. The output voltage smoothly ramps up with V<sub>SS</sub>. Once V<sub>SS</sub> reaches the same level as V<sub>REF</sub>, it continues ramping up while V<sub>REF</sub> takes over the PWM comparator. At this point, soft-start finishes and the MPQ4470/4470A enters steady-state. Css is then: $$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}(V)}$$ (9) If the output capacitors have large capacitance values, avoid setting a short SS or risk hitting the current limit during SS. Select a minimum value of 4.7nF if the output capacitance value exceeds 330µF. ### Power Good (PGOOD) The MPQ4470/4470A has power-good (PGOOD) output. The PGOOD pin is the open drain of a MOSFET. It should connect to V<sub>CC</sub> or some other voltage source through a resistor (e.g. $100k\Omega$ ). In the presence of an input voltage, the MOSFET turns ON so that the PGOOD pin is pulled to GND before SS is ready. After V<sub>FB</sub> reaches 90%×V<sub>REF</sub>, the PGOOD pin is pulled HIGH after a delay; typically 700µs. When the FB voltage drops to 85%×V<sub>REF</sub>, the PGOOD pin is pulled LOW. ### Over-Current Protection (OCP) and Short-**Circuit Protection (SCP)** The MPQ4470/4470A has cycle-by-cycle overcurrent limit control. The inductor current is monitored during the ON state. Once the inductor current exceeds the current limit, the HS-FET turns OFF. At the same time, the OCP timer starts. The OCP timer is set at 100us. Hitting the current limit during each cycle during this 100µs time frame will trigger hiccup SCP. If a short circuit occurs, the MPQ4470/4470A will immediately hit its current limit and V<sub>FB</sub> will drop below 50%×V<sub>REF</sub> (0.815V). The device considers this an output dead short and will trigger hiccup SCP immediately. ### Over/Under-Voltage Protection (OVP/UVP) The MPQ4470 monitors the output voltage through the tap of a resistor divider to the FB pin to detect output over-voltage conditions. A V<sub>FB</sub> that exceeds 125%×V<sub>REF</sub> (0.815V) triggers OVP latch-off. Once OVP triggers, the LS-FET turns on to discharge Vo until the inductor current drops to zero while the HS-FET remains off. The MPQ4470 needs to power cycle to restart. Note that MPQ4470A has no this OVP function. The MPQ4470/4470A also monitors FB pin voltage to detect output under-voltage condition. A V<sub>FB</sub> drop below 50% ×V<sub>REF</sub> triggers UVP as well as a current-limit that triggers SCP. ### **UVLO Protection** The MPQ4470/4470A has under-voltage lock-out protection (UVLO). When the input voltage is higher than the UVLO rising threshold voltage, the MPQ4470/4470A will be powered up. It shuts off when the input voltage is lower than the UVLO falling threshold voltage. This is non-latch protection. ### Floating Driver and Bootstrap Charging An external bootstrap capacitor power the floating-power-MOSFET driver. A dedicated internal regulator charges and regulates the bootstrap capacitor voltage to ~5V. When the voltage between the BST and SW nodes drops below regulation, a PMOS pass transistor connected from VIN to BST turns on. The charging current path is from VIN, BST and then to SW. The external circuit should provide enough voltage headroom to facilitate charging. As long as V<sub>IN</sub> is significantly higher than SW, the bootstrap capacitor remains charged. When the HS-FET is ON, V<sub>IN</sub>≈V<sub>SW</sub> so the bootstrap capacitor cannot charge. When the LS-FET is ON, V<sub>IN</sub>-V<sub>SW</sub> reaches its maximum for fast charging. When there is no inductor current, V<sub>SW</sub>=V<sub>OUT</sub> so the difference between V<sub>IN</sub> and V<sub>OUT</sub> can charge the bootstrap capacitor. At higher duty cycles, the bootstrap-charging time is shorter so the bootstrap capacitor may not charge sufficiently. In case the internal circuit has insufficient voltage and time to charge the bootstrap capacitor, the bootstrap capacitor voltage will drop low. When V<sub>BST</sub>-V<sub>SW</sub> drops below 2.3V, the HS-FET turns OFF. A UVLO circuit allows the LS-FET to conduct and refresh the charge on the bootstrap capacitor. Once bootstrap capacitor voltage is charged, the HS-FET can turn on again and the part resumes normal switching. With this bootstrap refreshing function, MPQ4470/4470A is able to work on the low drop-out mode. ### **Thermal Shutdown** The MPQ4470/4470A uses thermal shutdown. The junction temperature of the IC is internally monitored. If the junction temperature exceeds the threshold value (typically 175°C), the converter shuts off. This is a non-latched protection. There is about 45°C hysteresis. Once the junction temperature drops to about 130°C, it initiates a SS. ### **APPLICATION INFORMATION** ### **Setting the Output Voltage** A resistor divider from the output voltage to the FB pin set $V_{\text{OUT}}$ . Without an external ramp employed, the feedback resistors ( $R_1$ and $R_2$ ) set the output voltage. To determine the values for the resistors, first, choose $R_2$ (typically $5k\Omega$ - $40k\Omega$ ). Then $R_1$ is: $$R1 = \frac{V_{OUT} - V_{REF}}{V_{DEE}} \times R2$$ (10) When using a low-ESR ceramic capacitor on the output, add an external voltage ramp to the FB pin through R<sub>4</sub> and C<sub>4</sub>. The ramp voltage (V<sub>RAMP</sub>) affects output voltage. Calculate V<sub>RAMP</sub> as per equation 18. Choose R<sub>2</sub> between $5k\Omega$ and $40k\Omega$ . Determine R<sub>1</sub> as: $$R_{1} = \left(\frac{V_{REF} + \frac{1}{2}V_{RAMP}}{R_{2} \times (V_{OUT} - V_{REF} - \frac{1}{2}V_{RAMP})} - \frac{1}{R_{4}}\right)^{-1} (11)$$ Using equation 11 to calculate the output voltage can be complicated. Furthermore, as $V_{\text{RAMP}}$ changes due to changes in $V_{\text{OUT}}$ and $V_{\text{IN}}$ , $V_{\text{FB}}$ also varies. To improve the output voltage accuracy and simplify the $R_2$ calculation from equation 11, add a DC-blocking capacitor ( $C_{\text{DC}}$ ). Figure 9 shows a simplified circuit with external ramp compensation and a DC-blocking capacitor. Equation 10 can then estimate $R_1$ ) Select a $C_{DC}$ value between $1\mu F$ and $4.7\mu F$ to improve DC-blocking performance. Figure 9: Simplified Circuit with External Ramp Compensation and DC Blocking Capacitor ### **Input Capacitor** The input current to the step-down converter is discontinuous, and Therefore requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance. Be sure to place the input capacitors as close to the IN pin as possible. The capacitance varies significantly with temperature. Capacitors with X5R and X7R ceramic dielectrics are are fairly stable over temperature fluctuations. The capacitors must also have a ripple-current rating greater than the converter's maximum input-ripple current. The input ripple current can be estimated as follows: $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (12) The worst-case condition occurs at $V_{\text{IN}}$ = $2V_{\text{OUT}}$ , where: $$I_{CIN} = \frac{I_{OUT}}{2} \tag{13}$$ For simplification, choose an input capacitor whose RMS current rating is greater than half of the maximum load current. The input capacitance value determines the input voltage ripple of the converter. If there is an input-voltage-ripple requirement in the system design, choose an input capacitor that meets the specification The input voltage ripple can be estimated as follows: $$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (14)$$ The worst-case condition occurs at VIN = 2VOUT, where: $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$ (15) ### **Output Capacitor** The output capacitor maintains the DC output voltage. Use ceramic or POSCAP capacitors. The output voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}}) (16)$$ Where R<sub>ESR</sub> is the equivalent series resistance of the output capacitor. For ceramic capacitors, capacitance dominates the impedance at the switching frequency, can is the primary cause of the output-voltage ripple. For simplification, estimate the output voltage ripple as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \qquad (17)$$ The output voltage ripple caused by ESR is very small and therefore requires an external ramp to stabilize the system. The voltage ramp is ~30mV. The external ramp can be generated through R<sub>4</sub> and C<sub>4</sub> using the following equation: $$V_{RAMP} = \frac{(V_{IN} - V_{OUT}) \times T_{ON}}{R4 \times C4}$$ (18) Select C<sub>4</sub> to meet the following condition: $$\frac{1}{2\pi \times F_{SW} \times C4} < \frac{1}{5} \times \left(\frac{R1 \times R2}{R1 + R2}\right) \qquad (19)$$ For POSCAP capacitors, the ESR dominates the impedance at the switching frequency. The ramp voltage generated from the ESR is high enough to stabilize the system. Therefore, an external ramp is not needed. A minimum ESR value of $12m\Omega$ is required to ensure stable operation of the converter. For simplification, the output ripple can be approximated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (20)$$ ### Inductor The inductor is required to supply constant current to the output load while being driven by the switching input voltage. A larger inductance will result in less ripple current and a lower output ripple voltage. However, a larger inductance resultsin a larger inductor, which will physically larger, and have a higher series resistance and/or lower saturation current. A good rule for determining the inductor value is to allow the peak-to-peak ripple current in the inductor to be approximately 30% to 40% of the maximum switch current limit. Ensure that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated as: $$L = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times \Delta I_{\text{L}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$ (21) Where $\Delta I_{\perp}$ is the peak-to-peak inductor ripple Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current can be calculated as: $$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (22) ### **Typical Design Parameter Tables** The following tables include recommended component values for typical output voltages (3.3V, 5V) and switching frequencies (300kHz, 500kHz, and 700kHz). Refer to Tables 1 through 3 for design cases without external ramp compensation, and Tables 4 through 6 for design cases with external ramp compensation. An external ramp is not needed when using high-ESR capacitors, such as electrolytic or POSCAPs. An external ramp is needed when using low-ESR capacitors, such as ceramic capacitors. For cases not listed in this datasheet, an Excel spreadsheet available through your representative sales can calculate approximate component values. ### Table 1-300kHz, 24V<sub>IN</sub> | V <sub>оит</sub><br>(V) | L<br>(μΗ) | R1<br>(kΩ) | R2<br>(kΩ) | $R_{FREQ}$ (k $\Omega$ ) | |-------------------------|-----------|------------|------------|--------------------------| | 3.3 | 10 | 30.1 | 10 | 110 | | 5 | 10 | 51.1 | 10 | 169 | ### Table 2—500kHz, 24V<sub>IN</sub> | V <sub>OUT</sub> (V) | L<br>(µH) | R1<br>(kΩ) | R2<br>(kΩ) | $R_{FREQ}$ (k $\Omega$ ) | |----------------------|-----------|------------|------------|--------------------------| | 3.3 | 10 | 30.1 | 10 | 63.4 | | 5 | 10 | 51.1 | 10 | 100 | ### Table 3—700kHz, 24V<sub>IN</sub> | V <sub>оит</sub><br>(V) | L<br>(µH) | R1<br>(kΩ) | R2<br>(kΩ) | $R_{FREQ}$ (k $\Omega$ ) | |-------------------------|-----------|------------|------------|--------------------------| | 3.3 | 10 | 30.1 | 10 | 44.2 | | 5 | 10 | 51.1 | 10 | 69.8 | ### Table 4—300kHz, 24V<sub>IN</sub> | V <sub>оит</sub> (V) | L<br>(μΗ) | R1<br>(kΩ) | R2<br>(kΩ) | R4<br>(kΩ) | C4<br>(pF) | $R_{FREQ}$ (k $\Omega$ ) | |----------------------|-----------|------------|------------|------------|------------|--------------------------| | 3.3 | 10 | 30.9 | 10 | 953 | 390 | 110 | | 5 | 10 | 53.6 | 10 | 845 | 560 | 169 | ### Table 5—500kHz, 24V<sub>IN</sub> | V <sub>OUT</sub> (V) | L<br>(μΗ) | R1<br>(kΩ) | R2<br>(kΩ) | R4<br>(kΩ) | C4<br>(pF) | $R_{FREQ}$ (k $\Omega$ ) | |----------------------|-----------|------------|------------|------------|------------|--------------------------| | 3.3 | 10 | 31.6 | 10 | 620 | 390 | 63.4 | | 5 | 10 | 53.6 | 10 | 845 | 390 | 100 | ### Table 6—700kHz, 24V<sub>IN</sub> | V <sub>OUT</sub> (V) | L<br>(µH) | R1<br>(kΩ) | R2<br>(kΩ) | R4<br>(kΩ) | C4<br>(pF) | $R_{FREQ}$ (k $\Omega$ ) | |----------------------|-----------|------------|------------|------------|------------|--------------------------| | 3.3 | 10 | 31.6 | 10 | 560 | 390 | 44.2 | | 5 | 10 | 54.9 | 10 | 620 | 390 | 69.8 | ### LAYOUT RECOMMENDATION - 1. Place high-current paths (GND, IN, and SW) very close to the device with short, direct, and wide traces. - 2. Place input capacitors on both VIN sides (PIN8 and PIN19) and as close to the IN and GND pins as possible. - 3. Place the decoupling capacitor as close to the VCC and GND pins as possible. - 4. Keep the switching node SW short and away from the feedback network. - 5. Place the external feedback resistors next to the FB pin. Do not place vias on the FB trace. - 6. Keep the BST voltage path (BST, C3, and SW) as short as possible. - 7. Connect the bottom IN and SW pads to a large copper area to achieve better thermal performance. - 8. A Four-layer layout is strongly recommended to achieve better thermal performance. **Top Layer** Inner1 Layer **Inner2 Layer** **Bottom Layer** Figure 10: PCB Layout # TYPICAL APPLICATION CIRCUITS Figure 11: Typical Application Circuit, 3.3V-Output ## **PACKAGE INFORMATION** # RECOMMENDED LAND PATTERN - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.