## **MPQ4573** 60V, 2.5A, Fully Integrated, High-Efficiency, Synchronous Step-Down Converter, AEC-Q100 Qualified #### DESCRIPTION The MPQ4573 is a fully integrated, fixed-frequency, synchronous step-down converter. It can achieve up to 2.5A of continuous output current with peak current control for excellent transient response. The wide 4.5V to 60V input voltage range accommodates a variety of step-down applications in an automotive input environment. The device's 2µA shutdown current makes it ideal for battery-powered applications. The MPQ4573's integrated internal high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively) provide high efficiency without the need for an external Schottky diode. Advanced asynchronous modulation (AAM) mode achieves high efficiency under light-load conditions by scaling down the frequency to reduce switching and gate driver losses. Features include built-in soft start (SS), enable (EN) control, and power good (PG) indication. High-duty cycle and low-dropout (LDO) mode enable the device to withstand automotive cold crank conditions. The MPQ4573 employs over-current protection (OCP) with valley current detection to avoid current runaway. It also features short-circuit protection (SCP) with hiccup mode, input undervoltage lockout (UVLO), and auto-recovery thermal protection. With internal compensation, the MPQ4573 offers a compact solution that requires a minimal number of readily available, standard external components. It is available in a QFN-12 (2.5mmx3mm) package. #### **FEATURES** - Wide 4.5V to 60V Operating Input Range - 2.5A Continuous Output Current (I<sub>OUT</sub>) - High-Efficiency, Synchronous Mode Control - 250mΩ/45mΩ Internal Power MOSFETs - Up to 2.2MHz Configurable Frequency - 180° Out-of-Phase SYNCO Clock - 40µA Quiescent Current (I<sub>Q</sub>) - Low 2µA Shutdown Current - FB Tolerance: 1% at Room Temperature, 2% across the Full Temperature Range (-40°C to +125°C) - Selectable Advanced Asynchronous Modulation (AAM) Mode or Forced Continuous Conduction Mode (FCCM) during Light-Load Operation - 0.45ms Internal Soft Start (SS) - Remote Enable (EN) Control - Power Good (PG) Indicator - Low-Dropout (LDO) Mode - Over-Current Protection (OCP) - Short-Circuit Protection (SCP) with Hiccup Mode - V<sub>IN</sub> Under-Voltage Lockout (UVLO) - Thermal Shutdown - Available in a QFN-12 (2.5mmx3mm) Package - Available in a Wettable Flank Package - Available in AEC-Q100 Grade 1 ### **APPLICATIONS** - Automotive Infotainment Systems - Automotive Lamps and LEDs - Automotive Motor Control - Industrial Power Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## **TYPICAL APPLICATION** ### **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating** | |---------------------|--------------------------|-------------|--------------| | MPQ4573GQBE*** | QFN-12 (2.5mmx3mm) | Coo Polow | 1 | | MPQ4573GQBE-AEC1*** | QFN-12 (2.5IIIIIX5IIIII) | See Below | I | \* For Tape & Reel, add suffix –Z (e.g. MPQ4573GQBE–Z). \*\* Moisture sensitivity level rating. \*\*\* Wettable flank. ### **TOP MARKING** BQN YWW LLL BQN: Product code of MPQ4573GQBE and MPQ4573GQBE-AEC1 Y: Year code WW: Week code LLL: Lot number ### **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | <b>Bootstrap.</b> Connect a capacitor between the SW and BST pins to form a floating supply across the high-side MOSFET (HS-FET) driver. | | 2 | SW | Switch output. The SW pin is the output of the internal power switches. | | 3 | PG | <b>Power good indicator.</b> The PG pin is an open drain; it requires a pull-up resistor to the power source. If the output voltage ( $V_{OUT}$ ) is between 90% and 108% of the nominal voltage, PG is pulled up to the power source. If $V_{OUT}$ exceeds 116% or drops below 84% of the nominal voltage, PG goes low. | | 4 | FB | <b>Feedback point.</b> The FB pin is the negative input of the error amplifier (EA). To set the regulation voltage, connect FB to the tap of an external resistor divider between the output and GND. The PG and under-voltage lockout (UVLO) circuits use FB to monitor V <sub>OUT</sub> . | | 5 | FREQ | Configurable switching frequency (fsw). To set fsw, connect a resistor to GND. | | 6 | VCC | <b>Internal bias supply.</b> The VCC pin supplies power to the internal control circuit and gate drivers. Place a 1µF or greater decoupling capacitor close to GND. | | 7 | GND | <b>IC ground.</b> Connect the large copper areas of GND to the negative terminals of the input and output capacitors. | | 8 | VIN | <b>Input supply.</b> The VIN pin supplies power to the converter. To reduce switching spikes, place a decoupling capacitor close to GND, as close to the IC as possible. | | 9, 10 | NC | No connection. To improve thermal and EMI performance, connect the NC pins to GND. | | 11 | CCM/<br>SYNCO | <b>Mode selection/synchronous output.</b> To force the converter into continuous conduction mode (CCM), connect the CCM/SYNCO pin to GND via a $10k\Omega$ to $300k\Omega$ resistor. Float this pin to force the converter into advanced asynchronous modulation (AAM) mode under lightload conditions. CCM/SYNCO is also a synchronization output pin that can output a $180^\circ$ out-of-phase clock to other devices. | | 12 | EN | <b>Enable.</b> Drive the EN pin above 1.45V to turn the converter on; float or drive EN below 1.12V to turn the converter off. | ## **ABSOLUTE MAXIMUM RATINGS (1)** $V_{SW}$ .....-0.3V to $V_{IN}$ + 0.3V V<sub>BST</sub> ......V<sub>SW</sub> + 6V All other pins .....-0.3V to +6V Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (2) QFN-12 (2.5mmx3mm) ...... 2.08W Junction temperature ......150°C Lead temperature ......260°C Storage temperature .....-65°C to +150°C ESD Ratings Human body model (HBM) ..... ±2kV Charged device model (CDM) ..... ±750V **Recommended Operating Conditions** Continuous supply voltage (V<sub>IN</sub>)......4.5V to 60V Output voltage (V<sub>OUT</sub>) ...... 1V to 90% of V<sub>IN</sub> Load current range ...... 0A to 2.5A Operating junction temp (T<sub>J</sub>).... -40°C to +150°C | Thermal Resistance | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | | |-------------------------|-------------------------|--------------------------|------| | QFN-12 (2.5mmx3mm) | | | | | JESD51-7 <sup>(3)</sup> | 60 | 13 | °C/W | | EVQ4573-QB-00A (4) | 45 | 11 | °C/W | #### Notes: - Absolute maximum ratings are rated under room temperature, unless otherwise noted. Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the module may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 3) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. - Measured on MPS standard evaluation board (8.9cmx8.9cm), thick 2oz copper, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{IN} = 24V$ , $V_{EN} = 2V$ , $T_J = -40$ °C to +125°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------|-------------------------|---------------------------------------------------------------------------|-------|------|-------|-------| | Input Supply and Under-Vol | | it (UVLO) | | | | | | Quiescent supply current | IQ | No load, V <sub>FB</sub> = 0.85V, AAM | | 40 | 65 | μΑ | | Shutdown supply current | I <sub>SD</sub> | $V_{EN} = 0V$ | | 2 | 5 | μA | | V <sub>IN</sub> UVLO rising threshold | V <sub>IN_UV_RISE</sub> | | 3.8 | 4 | 4.2 | -'V | | V <sub>IN</sub> UVLO falling threshold | VIN_UV_FALL | | 3.3 | 3.5 | 3.7 | V | | V <sub>IN</sub> UVLO threshold | | | | | | | | hysteresis | VIN_UV_HYS | | | 500 | | mV | | Output and Regulation | | | | | I. | l . | | Feedback (FB) reference | | T <sub>J</sub> = 25°C | 0.792 | 0.8 | 0.808 | V | | voltage | $V_{REF}$ | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.784 | | 0.816 | V | | FB input current | I <sub>FB</sub> | V <sub>FB</sub> = 0.85V | | 10 | 50 | nA | | Switches and Frequency | ., 5 | 1.15 | | | | | | | _ | V <sub>BST</sub> - V <sub>SW</sub> = 5V, T <sub>J</sub> = 25°C | 150 | 250 | 350 | | | HS-FET on resistance | R <sub>DS(ON)_</sub> HS | V <sub>BST</sub> - V <sub>SW</sub> = 5V, T <sub>J</sub> = -40°C to +125°C | 100 | | 500 | mΩ | | 10 555 | 1 | T <sub>J</sub> = 25°C | 30 | 45 | 60 | | | LS-FET on resistance | R <sub>DS(ON)_LS</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 20 | | 90 | mΩ | | SW leakage current | Isw_Lkg | $V_{EN} = 0V$ , $V_{SW} = 0V$ or $60V$ | | 0.1 | 30 | μA | | | _ | Rfreq = $76.8k\Omega$ | 300 | 400 | 500 | | | Switching frequency | fsw | $R_{FREQ} = 28k\Omega$ | 750 | 1000 | 1250 | kHz | | | | RFREQ = $12.1k\Omega$ | 1800 | 2200 | 2700 | | | Minimum on time (5) | ton_min | | | 90 | | ns | | Minimum off time (5) | toff_min | | | 100 | | ns | | Power Good (PG) | | | | | | | | PG current sink | V <sub>PG_SINK</sub> | Sink 4mA | | | 300 | mV | | DC dolov timo | + | Rising edge | | 70 | | 110 | | PG delay time | tpg_delay | Falling edge | | 25 | | μs | | PG leakage current | I <sub>PG_LKG</sub> | | | 10 | 1000 | nA | | PG rising threshold | PGRISING | V <sub>FB</sub> rising | | 90 | | % | | (V <sub>FB</sub> / V <sub>REF</sub> ) | <b>F</b> GRISING | V <sub>FB</sub> falling | | 108 | | /0 | | PG falling threshold | PGFALLING | V <sub>FB</sub> falling | | 84 | | % | | (V <sub>FB</sub> / V <sub>REF</sub> ) | r Gralling | V <sub>FB</sub> rising | | 116 | | 70 | | Enable (EN) | | | | | | | | EN rising threshold | V <sub>EN_RISING</sub> | | 1.38 | 1.45 | 1.52 | V | | EN falling threshold | VEN_FALLING | | 1.05 | 1.12 | 1.19 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 330 | | mV | | EN input current | I <sub>EN</sub> | $V_{EN} = 2V$ | | 0.7 | | μΑ | | EN turn-off delay | ten_delay | | 5 | | | μs | | Bootstrap (BST) | | | | | 1 | | | (BST - SW) UVLO | | | | 1.4 | 2.5 | V | | (BST - SW) UVLO hysteresis | | | | 60 | | mV | | Soft Start (SS) and VCC | | | | | , | 1 | | Soft-start time | tss | | | 0.45 | | ms | | VCC regulator | Vcc | Icc = 0A | 4.6 | 4.9 | 5.2 | V | ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 24V$ , $V_{EN} = 2V$ , $T_J = -40$ °C to +125°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------|------------------------|--------------------|------|------|------|-------| | Protections | | | | | | | | Peak current limit threshold | I <sub>PK_LIMIT</sub> | 20% duty cycle | 3 | 3.9 | 5.4 | Α | | Valley current limit threshold | I <sub>VAL_LIMIT</sub> | | 3 | | | Α | | Zero-current detection (ZCD) | Izco | AAM | -100 | 140 | +300 | mA | | threshold | IZCD | AAW | -100 | 140 | +300 | IIIA | | Negative current limit | luco unut | FCCM | -2 | -1.3 | -0.8 | Α | | threshold | INEG_LIMIT | I CCIVI | -2 | -1.5 | -0.6 | ^ | | Thermal shutdown (5) | $T_{SD}$ | Rising temperature | | 170 | | °C | | Thermal shutdown hysteresis (5) | T <sub>SD_HYS</sub> | | | 25 | | °C | #### Note: 5) Derived from bench characterization. Not tested in production. #### TYPICAL CHARACTERISTICS $V_{IN} = 24V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 24V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. Peak Current Limit vs. **Temperature** 4.00 **Negative Current Limit vs. Temperature** **HS-FET On Resistance vs. Temperature** LS-FET On Resistance vs. **Temperature** PG Rising Threshold vs. **Temperature** ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 24V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. ## PG Falling Threshold vs. Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400 kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400kHz$ , AAM, $T_A = 25^{\circ}C$ , unless otherwise noted. © 2021 MPS. All Rights Reserved. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , L = 15 $\mu$ H, $f_{SW} = 400$ kHz, AAM, $T_A = 25$ °C, unless otherwise noted. ## Switching Frequency vs. Input Voltage #### Notes: - 6) Inductor PN: XAL6060-153MEB/C; DCR = $43.75m\Omega$ . - 7) Inductor PN: XAL6060-103MEB/C; DCR = $29.82m\Omega$ . - 8) Inductor PN: XAL5030-472MEB/C; DCR=36.00mΩ. $V_{IN} = 12V$ , $V_{OUT} = 5V$ , $I_{OUT} = 2.5A$ , $L = 10\mu H$ , $f_{SW} = 400kHz$ , AAM, $T_A = 25^{\circ}C$ , unless otherwise noted. (9) ### CISPR25 Class 5 Peak Conducted Emissions 150kHz to 108MHz ## **CISPR25 Class 5 Average Conducted Emissions** 150kHz to 108MHz #### CISPR25 Class 5 Peak Radiated Emissions 150kHz to 30MHz #### CISPR25 Class 5 Average Radiated Emissions 150kHz to 30MHz ## CISPR25 Class 5 Peak Radiated Emissions Horizontal, 30MHz to 200MHz ## CISPR25 Class 5 Average Radiated Emissions Horizontal, 30MHz to 200MHz $V_{IN}$ = 12V, $V_{OUT}$ = 5V, $I_{OUT}$ = 2.5A, L = 10 $\mu$ H, $f_{SW}$ = 400kHz, AAM, $T_A$ = 25°C, unless otherwise noted. (9) #### CISPR25 Class 5 Peak Radiated Emissions Vertical, 30MHz to 200MHz #### CISPR25 Class 5 Average Radiated Emissions Vertical, 30MHz to 200MHz #### CISPR25 Class 5 Peak Radiated Emissions Horizontal, 200MHz to 1GHz ## **CISPR25 Class 5 Average Radiated Emissions** Horizontal, 200MHz to 1GHz #### CISPR25 Class 5 Peak Radiated Emissions Vertical, 200MHz to 1GHz ## CISPR25 Class 5 Average Radiated Emissions Vertical, 200MHz to 1GHz #### Note: 9) EMC test results are based on the typical application circuit with an EMI filter (see Figure 9 on page 31), and are tested on the EVQ4573-QB-00A. The inductor used for EMI testing is XAL4040-103MEB. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400 kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400 kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $L = 15\mu H$ , $f_{SW} = 400 kHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. #### **Cold Crank** $V_{IN} = 24V$ to 6V to 10V, $I_{OUT} = 0A$ #### **Cold Crank** $V_{IN} = 24V$ to 6V to 10V, $I_{OUT} = 2.5A$ #### **VIN Ramps Up and Down** $V_{IN} = 18V$ to 4.5V to 0V to 4.5V to 18V, #### **V**<sub>IN</sub> Ramps Up and Down $V_{IN} = 18V$ to 4.5V to 0V to 4.5V to 18V, #### **Load Dump** $V_{IN} = 24V$ to 58V to 24V, $I_{OUT} = 2.5A$ ## **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram ## **OPERATION** The MPQ4573 is a fully integrated, synchronous, rectified, step-down, non-isolated switch-mode converter. It can achieve up to 2.5A of continuous output current ( $I_{OUT}$ ) across a wide 4.5V to 60V input supply range, with excellent load and line regulation across an ambient temperature range of -40°C to +125°C. ### **Pulse-Width Modulation (PWM) Control** The MPQ4573 operates in a fixed-frequency, peak current control mode to regulate the output voltage $(V_{\text{OUT}})$ at moderate to high output currents. An internal clock initiates the pulse-width modulation (PWM) cycle. At the rising edge of the clock, the high-side MOSFET (HS-FET) turns on and the inductor current ( $I_L$ ) rises linearly to provide energy to the load. The HS-FET remains on until its current reaches the value set by the COMP voltage ( $V_{COMP}$ ), which is the output of the internal error amplifier (EA). $V_{COMP}$ is based on the difference between the output feedback voltage ( $V_{FB}$ ) and internal high-precision reference. $V_{COMP}$ determines the amount of energy that should be transferred to the load. The higher the load current, the higher $V_{COMP}$ will be. Once the HS-FET turns on, it remains on for a minimum of 90ns. If the HS-FET is off, the low-side MOSFET (LS-FET) turns on and remains on until the clock initiates the next cycle. During this time, $I_L$ flows through the LS-FET. Once the LS-FET is on, it remains on for a minimum of 100ns before the next cycle begins. To avoid shoot-through, a dead time is inserted to prevent the HS-FET and LS-FET from turning on simultaneously. If the current in the HS-FET does not reach $V_{\text{COMP}}$ within one PWM cycle, the HS-FET remains on, saving s shutdown cycle. #### **Light-Load Operation** The MPQ4573 features configurable forced continuous conduction mode (FCCM) and advanced asynchronous modulation (AAM) mode. FCCM maintains a constant switching frequency (f<sub>SW</sub>) and small output ripple, but has low efficiency under light-load conditions. AAM mode is set by the CCM/SYNCO pin and achieves high efficiency under light-load conditions (see Figure 2). To force the device into FCCM, use a $10k\Omega$ to $300k\Omega$ resistor to connect CCM/SYNCO to GND. Figure 2: AAM Mode and FCCM under Light-Load Conditions In FCCM, the converter operates at a fixed frequency across a no-load to full-load range. Under light-load conditions, float CCM/SYNCO to force the device into AAM mode. The device cannot change modes once it is turned on; the desired mode must be selected before start-up. In AAM mode, $f_{SW}$ scales down according to $V_{COMP}$ . The MPQ4573 enters asynchronous operation as $I_L$ reaches zero. If the load decreases further or there is no load, $V_{COMP}$ drops below the internally set AAM value ( $V_{AAM}$ ). The MPQ4573 enters sleep mode and consumes a low quiescent current ( $I_Q$ ) to improve light-load efficiency. In sleep mode, the internal clock is blocked, causing the MPQ4573 to skip pulses. $V_{FB}$ drops below $V_{REF}$ , and $V_{COMP}$ ramps up until it exceeds $V_{AAM}1$ Then the internal clock resets and the crossover time is used as a benchmark for the next clock cycle. This control scheme improves efficiency by scaling down the frequency to reduce switching and gate driver losses. As $I_{\text{OUT}}$ increases from light-load, both $V_{\text{COMP}}$ and $f_{\text{SW}}$ rise. If $I_{\text{OUT}}$ exceeds $V_{\text{COMP}}$ 's set critical level, the MPQ4573 enters discontinuous conduction mode (DCM) or continuous conduction mode (CCM). CCM has a constant switching frequency. #### **Enable (EN) Control** The MPQ4573 can be enabled or disabled via a remote EN signal that is referenced to GND. The remote EN control operates with a positive logic, which is compatible with popular logic devices. Positive logic indicates whether the input voltage ( $V_{IN}$ ) has exceeded the under-voltage lockout (UVLO) threshold (about 4V). Pull the EN pin above 1.45V to enable the converter; pull EN below 1.12V to disable the converter. To shut down the converter, float EN via an internal resistor from EN to GND ( $R_{EN}$ ). If enable (EN) control is on, then $R_{EN} = 2.8 M\Omega$ . If EN control is off, then $R_{EN} = 1.8 M\Omega$ . #### **Synchronous Output (SYNCO)** The MPQ4573 has a SYNCO pin for synchronous output. During start-up, SYNCO remains low and outputs a 180° phase-shift clock to the internal oscillator once soft start (SS) is ready. SYNCO's falling edge is a 180° phase shift from the rising edge of the internal oscillator. The synchronous output function allows two devices to operate at the same frequency, but 180° out of phase. This reduces the total input current ripple and allows for the use of a smaller input bypass capacitor. #### **Internal Regulator** A 4.9V internal regulator powers most of the MPQ4573's internal circuitries. This regulator takes $V_{\text{IN}}$ and operates across the full $V_{\text{IN}}$ range. If $V_{\text{IN}}$ exceeds 4.9V, the regulator's output is in full regulation. A lower $V_{\text{IN}}$ results in a lower $V_{\text{OUT}}$ . If $V_{\text{IN}}$ exceeds its UVLO threshold and EN is high, the regulator turns on. During an EN shutdown, the internal VCC regulator turns off to reduce power dissipation. #### Configurable and Foldback Frequency The MPQ4573's switching frequency ( $f_{SW}$ ) can be configured via an external frequency resistor ( $R_{FREQ}$ ). $R_{FREQ}$ should be placed between the FREQ and GND pins, as close to the IC as possible. Choose an appropriate $R_{FREQ}$ value, which can be calculated with Equation (1): $$R_{\text{FREQ}}(\text{M}\Omega) = \frac{30}{f_{\text{SW}}(k\text{Hz})} \tag{1}$$ A bench test may be required to fine-tune the calculated resistance. Due to the HS-FET's limited minimum on time, it is not possible to use a high $f_{\text{SW}}$ with a high $V_{\text{IN}}.$ The MPQ4573's control loop sets the maximum $f_{\text{SW}}$ automatically to match the set frequency. This reduces excessive power loss in the IC. $V_{\text{OUT}}$ is regulated by varying the HS-FET off time. Varying the duration of the off time automatically reduces f<sub>SW</sub>. Compliance with the minimum HS-FET on time is guaranteed. This allows the device to operate at the desired $f_{SW}$ for as long as possible. A correction is only made if $V_{IN}$ is high. For more details, see the Switching Frequency vs. Input Voltage curve on page 14, where $R_{FREQ}$ = 12.1kHz. Table 1 shows the relationship between the switching frequency and R<sub>FREQ</sub>. Table 1: Switching Frequency vs. RFREQ | $R_{FREQ}(k\Omega)$ | f <sub>sw</sub> (kHz) | $R_{FREQ}(k\Omega)$ | f <sub>sw</sub> (kHz) | |---------------------|-----------------------|---------------------|-----------------------| | 100 | 300 | 24.3 | 1150 | | 91.9 | 330 | 22 | 1250 | | 82.5 | 360 | 20 | 1350 | | 76.8 | 400 | 18.2 | 1500 | | 68.1 | 430 | 16.2 | 1650 | | 61.9 | 475 | 15 | 1750 | | 56 | 520 | 14 | 1900 | | 47 | 600 | 13 | 2050 | | 39 | 700 | 12.1 | 2200 | | 34.8 | 800 | 11.5 | 2250 | | 30 | 940 | 11 | 2350 | | 28 | 1000 | 10 | 2500 | #### Internal Soft Start (SS) To avoid overshoot during start-up, the MPQ4573 has built-in soft start (SS). During SS, $V_{\text{OUT}}$ ramps up at a controlled slew rate once EN goes high. If the soft-start voltage ( $V_{\text{SS}}$ ) drops below the internal reference voltage ( $V_{\text{REF}}$ ), $V_{\text{SS}}$ overrides $V_{\text{REF}}$ as the EA reference. If $V_{\text{SS}}$ exceeds $V_{\text{REF}}$ , $V_{\text{REF}}$ acts as the reference. Once SS is complete, the MPQ4573 enters steady state operation. The soft-start time ( $t_{SS}$ ) is set internally to 0.45ms. If $V_{OUT}$ shorts to GND, $V_{FB}$ is pulled low and $V_{SS}$ discharges. Once the short is removed and the MPQ4573 returns to a normal state, the device initiates another SS. #### **Pre-Biased Start-Up** If $V_{FB}$ exceeds $V_{SS}$ during start-up, the output has a pre-biased voltage and neither the HS-FET or LS-FET turns on until $V_{SS}$ exceeds $V_{FB}$ . This capability is only available when the device is in AAM mode. #### Power Good (PG) Indicator The MPQ4573 has power good (PG) indication. The PG pin is the open drain of a MOSFET. A resistor (about $100k\Omega$ ) is required to connect PG to a voltage source. In the presence of V<sub>IN</sub>, this MOSFET turns on and PG is pulled down to GND before SS is ready. If V<sub>OUT</sub> is between 90% and 108% of the nominal voltage after a 70µs delay, PG goes high. If V<sub>OUT</sub> is above 116% or below 84% of the nominal voltage after a 25µs delay, PG goes low. #### **Under-Voltage Lockout (UVLO) Protection** The MPQ4573 includes $V_{IN}$ under-voltage lockout (UVLO) protection to ensure reliable output power. If EN control is on, the MPQ4573 starts up once $V_{IN}$ exceeds its UVLO rising threshold. If $V_{IN}$ drops below the UVLO falling threshold, the device shuts down. This prevents the device from operating at an insufficient voltage. $V_{IN}$ UVLO is a non-latch protection. #### **Over-Current Protection (OCP)** The MPQ4573 has a 3.9A peak current limit threshold. If $I_L$ exceeds the peak current limit, the HS-FET turns off and the LS-FET turns on to discharge the energy. The HS-FET does not turn on again until $I_L$ drops below the valley current limit threshold. Over-current protection (OCP) prevents $I_L$ runaway that can damage the components. #### **Short-Circuit Protection (SCP)** If a short-circuit condition occurs, the MPQ4573 reaches its peak current limit and $V_{\text{OUT}}$ drops until $V_{\text{FB}}$ is below 50% of $V_{\text{REF}}$ . The device recognizes this as an output dead short, and triggers short-circuit protection (SCP) with hiccup mode to periodically restart the part. In hiccup mode, the MPQ4573 disables the output power stage and slowly discharges the soft-start capacitor ( $C_{SS}$ ), then it initiates another SS. If the short-circuit condition remains after SS ends, the device repeats this operation until the short circuit disappears and $V_{OUT}$ returns to its regulation level. This greatly reduces the average short-circuit current, alleviates thermal issues, and protects the regulator. #### **Negative Current Protection** The MPQ4573 has a -1.3A negative current limit threshold. If $I_L$ drops below the negative current limit, the LS-FET turns off and the HS-FET turns on. This prevents the negative current from dropping too low and potentially damaging the components. #### Thermal Shutdown To improve thermal protection, the MPQ4573 monitors the IC temperature internally. This prevents the chip from operating at exceedingly high temperatures. If the junction temperature exceeds the thermal shutdown threshold (about 170°C), the device shuts down. Thermal shutdown is a non-latch protection, and has a 25°C hysteresis. Once the junction temperature drops to about 145°C, the device initiates a SS and resumes normal operation. ## Floating Driver and Bootstrap (BST) Charging An external bootstrap (BST) capacitor powers the floating HS-FET driver. There are two methods to charge the BST capacitor (C<sub>BST</sub>). The first method is to charge the capacitor via a diode from $V_{\text{CC}}$ in the main charging circuit. If the HS-FET is on, the SW voltage (V<sub>SW</sub>) should be about equal to V<sub>IN</sub>, but exceed V<sub>CC</sub>. In this scenario, C<sub>BST</sub> is not charged. The ideal charging period occurs when the LS-FET is on, and (V<sub>CC</sub> - V<sub>SW</sub>) is at its maximum. When there is no I<sub>L</sub> present, V<sub>SW</sub> equals V<sub>OUT</sub>, and V<sub>CC</sub> can only charge C<sub>BST</sub> when V<sub>OUT</sub> is very small. The second method is to charge the capacitor via the auxiliary charging circuit from $V_{\text{IN}}$ . If the difference between the BST voltage ( $V_{\text{BST}}$ ) and $V_{\text{SW}}$ drops below the internal 5V BST regulator voltage, a P-channel MOSFET pass transistor (M1) turns on to charge $C_{\text{BST}}$ . This charging current is much smaller than the charging current from $V_{\text{CC}}$ , but as long as $V_{\text{IN}}$ exceeds $V_{\text{SW}}$ , $C_{\text{BST}}$ can be charged from $V_{\text{IN}}$ . This charging method is useful in sleep mode, where on/off switching does not always occur. Figure 3 shows the internal BST charging circuit. Figure 3: Internal BST Charging Circuit #### Low-Dropout (LDO) Mode (BST Refresh) To improve dropout, the MPQ4573 is designed to operate at as close to 100% duty cycle as possible, so long as the voltage between BST and SW exceeds 1.4V. If this voltage drops below 1.34V, the HS-FET turns off via a UVLO circuit. This allows the LS-FET to conduct, and refresh the charge on $C_{\rm BST}$ . If $V_{\rm IN}$ drops, the HS-FET continues to operate as close to 100% duty as possible to maintain output regulation, until the voltage between BST and SW falls below 1.34V. Since the supply current sourced from $C_{\text{BST}}$ low, the HS-FET can remain on for more switching cycles than are required to refresh the capacitor. This means the effective duty cycle of the switching regulator is high. The effective duty cycle during regulator dropout is primarily influenced by the voltage drops across the power MOSFET, inductor resistance, low-side diode, and PCB resistance. #### Start-Up and Shutdown If both $V_{\text{IN}}$ and the EN voltage ( $V_{\text{EN}}$ ) exceed their respective thresholds, the device starts up. First, the reference block turns on and generates a stable current and $V_{\text{REF}}$ . Then the internal regulator turns on. The regulator provides a stable supply for the remaining circuitry. While the internal supply rail is up, an internal timer keeps the power MOSFET off for about $50\mu s$ to blank any start-up glitches. When the soft-start block turns on, it keeps $V_{SS}$ low to ensure all circuitries are ready. Then $V_{SS}$ slowly ramps up. Three events can shut down the chip: EN going low, $V_{\text{IN}}$ UVLO, and thermal shutdown. During shutdown, the signaling path is blocked first to avoid any accidental fault triggering, then $V_{\text{COMP}}$ and the internal supply rail are pulled down. The floating driver is not subject to this shutdown command, but its charging path is disabled. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider connected to the FB pin sets $V_{\text{OUT}}$ (see the Typical Application Circuits section on page 31). The feedback resistor (R1) must account for both stability and dynamic response, and therefore must not be too large or too small. Choose an R1 value of about $40k\Omega$ . Then R2 can be estimated with Equation (2): $$R2 = \frac{R1}{\frac{V_{OUT}}{0.8} - 1}$$ (2) Figure 4 shows the recommended T-type feedback network. Figure 4: Feedback Network R3 + R1 sets the loop bandwidth. A higher R3 + R1 indicates a lower bandwidth. To ensure loop stability, it is recommended to limit the bandwidth below 10% of fsw, and no higher than 100kHz. The calculated resistance may need fine-tuning via bench testing. Table 2 lists the recommended feedback divider resistor values for common output voltages. Use check loop analysis before using the device in an application, and change the resistance of R3 for loop stability if necessary. Table 2: Recommended Resistor Values for Common Vout | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | R3 (kΩ) | |----------------------|---------|---------|---------| | 3.3 | 41.2 | 13 | 20 | | 5.0 | 41.2 | 7.68 | 20 | | 8 | 41.2 | 4.53 | 20 | | 12 | 41.2 | 2.98 | 20 | ### Selecting the Inductor The inductor must supply constant current to the output load while being driven by the switching $V_{\rm IN}$ . For the highest efficiency, choose an inductor with a low DC resistance. A larger-value inductor offers less ripple current and lower output ripple voltage; however, a larger-value inductor also results in a physically larger inductor, higher series resistance, and lower saturation current. To determine the ideal inductance, it is recommended to allow the inductor ripple current to be approximately 30% of the maximum load current. Ensure that the peak $I_L$ is below the device's peak current limit. The inductance (L) can be calculated with Equation (3): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (3) Where $\Delta I_{L}$ is the peak-to-peak inductor ripple current. Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current ( $I_{LP}$ ) can be calculated with Equation (4): $$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (4) ### Selecting the Input Capacitor (CIN) The step-down converter has a discontinuous input current, and requires a capacitor to supply the AC to the converter while maintaining the DC $V_{\rm IN}$ . For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are strongly recommended due to their low ESR and small temperature coefficients. Other capacitors, such as Y5V and Z5U, should not be used since they lose too much capacitance with frequency, temperature, and bias voltage. Place the input capacitor ( $C_{\text{IN}}$ ) as close to the VIN pin as possible. For most applications, a 22 $\mu$ F capacitor is sufficient. For higher $V_{\text{OUT}}$ , use a 47 $\mu$ F capacitor to improve system stability. To maintain a small solution size, choose a properly sized capacitor that has a voltage rating compliant with the input specifications. Since C<sub>IN</sub> absorbs the input switching current, it requires an adequate ripple current rating. The ripple current rating should not exceed the converter's maximum input ripple current. The input ripple current ( $I_{CIN}$ ) can be estimated with Equation (5): $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (5) The worst-case condition occurs at $V_{IN} = 2 \times V_{OUT}$ , which can be calculated with Equation (6): $$I_{CIN} = \frac{I_{OUT}}{2} \tag{6}$$ For simplification, choose a $C_{\text{IN}}$ with an RMS current rating greater than half of the maximum load current. $C_{\text{IN}}$ can be electrolytic, tantalum, or ceramic. If using electrolytic or tantalum capacitors, use a small, high-quality ceramic capacitor (0.1 $\mu$ F), placed as close to the IC as possible. The input capacitance determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system design, choose a $C_{\text{IN}}$ that meets the relevant specifications. The input voltage ripple caused by the capacitance can be estimated with Equation (7): $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (7) The worst-case condition occurs at $V_{IN} = 2 \times V_{OUT}$ , estimated with Equation (8): $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$ (8) #### Selecting the Output Capacitor (Cout) The output capacitor ( $C_{OUT}$ ) maintains the DC $V_{OUT}$ . Ceramic capacitors with low ESR are recommended for their small size and low output voltage ripple. Electrolytic and polymer capacitors may also be used. The output voltage ripple can be estimated with Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}})$$ (9) Where $R_{\text{ESR}}$ is the equivalent series resistance of $C_{\text{OUT}}$ . For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be calculated with Equation (10): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (10)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be calculated with Equation (11): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (11) Another consideration for output capacitance is the allowable $V_{\text{OUT}}$ overshoot if the load is suddenly removed. In this case, energy stored in the inductor is transferred to $C_{\text{OUT}}$ , causing its voltage to rise. To achieve the desired overshoot relative to the regulated voltage, $C_{\text{OUT}}$ can be estimated with Equation (12): $$C_{OUT} = \frac{I_{OUT}^{2} \times L}{V_{OUT}^{2} \times \left[ (V_{OUT\_MAX} / V_{OUT})^{2} - 1 \right]}$$ (12) Where $V_{\text{OUT\_MAX}} / V_{\text{OUT}}$ is the maximum allowable overshoot. After calculating the capacitance required for both ripple and overshoot requirements, choose the larger value. The characteristics of $C_{\text{OUT}}$ also affect the stability of the regulation system. The MPQ4573 can be optimized for a wide range of capacitance and ESR values. #### Setting V<sub>IN</sub> Under-Voltage Lockout (UVLO) The MPQ4573 has an internal, fixed UVLO threshold. The rising threshold is 4V, and the falling threshold is about 3.5V. For applications that require a higher UVLO point, place an external resistor divider between EN and VIN to obtain a higher equivalent UVLO threshold (see Figure 5 and Figure 6 on page 29). If the EN pin is connected to $V_{\text{IN}}$ through a resistor, add a 6V Zener diode between EN and GND. Figure 5: Adjustable UVLO via the EN Divider if V<sub>EN</sub> Rises When $V_{EN}$ is rising, the UVLO threshold can be calculated with Equation (13): $$V_{IN\_UV\_RISE} = (1 + \frac{R4}{1.8M\Omega//R5}) \times V_{EN\_RISING}$$ (13) Where $V_{EN\_RISING}$ is 1.45V. Figure 6: Adjustable UVLO via the EN Divider if V<sub>EN</sub> Falls When $V_{EN}$ is falling, the UVLO threshold can be calculated with Equation (14): $$V_{IN\_UV\_FALL} = \left(1 + \frac{R4}{2.8M\Omega//R5}\right) \times V_{EN\_FALLING} (14)$$ Where $V_{EN\ FALLING}$ is 1.12V. Choose an R4 that is big enough to limit the current flowing into EN to below 100µA. #### **Bootstrap (BST) Resistor and Capacitor** A resistor (R<sub>BST</sub>) in series with C<sub>BST</sub> can reduce SW's rising rate and voltage spikes. This improves EMI performance and reduces voltage stress at a high V<sub>IN</sub>. A higher resistance is better for SW spike reduction, but can compromise efficiency. To make a tradeoff between EMI and efficiency, it is recommended to keep R<sub>BST</sub> below $20\Omega$ . The recommended C<sub>BST</sub> value is between $0.1\mu F$ and $1\mu F$ . #### PCB Layout Guidelines (10) Efficient PCB layout is critical for stable operation. It is strongly recommended to use a 4-layer layout to improve thermal performance. For the best results, refer to Figure 7 and follow the guidelines below: - Place the high-current paths (GND, VIN, and SW) very close to the device with short, direct, and wide traces. - 2. Use large copper areas to minimize conduction loss and thermal stress. - To minimize high-frequency noise, place the ceramic input capacitors as close to VIN and GND as possible. - 4. To ensure that the FB trace is as short as possible, place the T-type FB resistors as close to the FB pin as possible. - 5. Route SW and BST away from sensitive analog areas, such as FB. - 6. Use multiple vias to connect the power planes to the internal layer. #### Note: 10) The recommended PCB layout is based on Figure 8 in the Typical Application Circuits section on page 31. Top Silk and Top Layer Mid-Layer 1 Mid-Layer 2 Bottom Layer and Bottom Silk Figure 7: Recommended PCB Layout ### TYPICAL APPLICATION CIRCUITS **Figure 8: Typical Application Circuit** Figure 9: Typical Application Circuit with EMI Filters ### **PACKAGE INFORMATION** # QFN-12 (2.5mmx3mm) Wettable Flank **TOP VIEW** **BOTTOM VIEW** **SECTION A-A** #### NOTE: - 1) THE LEAD SIDE IS WETTABLE. - 2) THE LAND PATTERNS OF PINS 2, 7, AND 8 HAVE THE SAME LENGTH AND WIDTH. - 3) ALL DIMENSIONS ARE IN MILLIMETERS. - 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 5) JEDEC REFERENCE IS MO-220. - 6) DRAWING IS NOT TO SCALE. #### **RECOMMENDED LAND PATTERN** ## **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-----------------------------------------|-----------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MPQ4573GQBE-Z<br>MPQ4573GQBE-<br>AEC1-Z | QFN-12<br>(2.5mmx3mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 3/19/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.