# **MPQ5075A** 5.5V, 5A, Low-R<sub>DS(ON)</sub> Load Switch with Configurable Current Limit, AEC-Q100 Qualified ### **DESCRIPTION** The MPQ5075A is a configurable load switch that provides up to 5A of load protection across a 1.2V to 5.5V input voltage ( $V_{\text{IN}}$ ) range. With low on resistance ( $R_{\text{DS(ON)}}$ ) in a tiny package, the MPQ5075A comprises a highly efficient, space-saving solution for automotive infotainment, clusters, and advanced driver assistance system (ADAS) applications. The MPQ5075A's soft start (SS) function avoids inrush current during circuit start-up. The MPQ5075A also provides a configurable soft-start time ( $t_{SS}$ ), output discharge functions, over-current protection (OCP), and thermal shutdown. The maximum load at the output source is current-limited, which is accomplished utilizing a sense MOSFET topology. The current limit magnitude is controlled by an external resistor from the ILIM pin to ground. An internal charge pump drives the power device gate, allowing a very low-R\_DS(ON) DMOS power MOSFET of only $10m\Omega$ . The MPQ5075A is available in a tiny QFN-13 (2.5mmx3mm) package. ### **FEATURES** - Guaranteed Industrial/Automotive Temperature Range - Integrated 10mΩ, On Resistance (R<sub>DS(ON)</sub>) MOSFET - Adjustable Start-Up Slew Rate - Wide 1.2V to 5.5V Input Voltage (V<sub>IN</sub>) Range - <1µA Shutdown Current</li> - Configurable 5A Current Limit - Output Discharge - Enable (EN) Pin - <200ns Short-Circuit Protection (SCP)</li> - Push-Pull Power Good (PG) Indicator - Thermal Protection - Available in a Small, Space-Saving QFN-13 (2.5mmx3mm) Package - Available in AEC-Q100 Grade 1 ### **APPLICATIONS** - Automotive Infotainment - Automotive Clusters - Advanced Driver Assistance Systems (ADAS) - Industrial Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ### TYPICAL APPLICATION ### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |-------------------|--------------------|-------------|------------| | MPQ5075AGQBE-AEC1 | QFN-13 (2.5mmx3mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ5075AGQBE-AEC1-Z). ### **TOP MARKING** **BRV** YWW LLL BRV: Product code of MPQ5075AGQBE Y: Year code WW: Week code LLL: Lot number # **PACKAGE REFERENCE** 2 ### PIN FUNCTIONS | Pin # | Name | Description | |----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN | Enable input. Pull the EN pin below the specified threshold to shut down the chip. | | 2 | GND | Ground. | | 3 | VCC | Supply voltage to the control circuitry. | | 4 | ILIM | Output current limit configuration. Place a resistor to ground to set the overload current limit. | | 5 | SS | <b>Soft start.</b> An external capacitor connected to the SS pin sets the slew rate for the output voltage (Vout) soft-start period. | | 6, 11, 13 | VIN | Input power supply. | | 7, 8, 9,<br>10 | VOUT | Output to the load. | | 12 | PG | <b>Power good.</b> The PG pin is the push-pull output that is triggered by the voltage gap, $V_{IN}$ to $V_{OUT} > 200$ mV, or over-current (OC) limit warning. | ### **ABSOLUTE MAXIMUM RATINGS (1)** | Supply voltage (V <sub>IN</sub> ) | 0.3V to +6.5V | |------------------------------------|---------------------------| | Input voltage (V <sub>CC</sub> ) | 0.3V to +6.5V | | Output voltage (V <sub>OUT</sub> ) | 0.3V to +6.5V | | Enable voltage (V <sub>EN</sub> ) | 0.3V to +6.5V | | SS, ILIM | $0.3V$ to $V_{CC} + 0.3V$ | | Junction temperature | 150°C | | Lead temperature | | | Storage temperature | 65°C to +150°C | | Continuous power dissipation | on <sup>(2)</sup> | | QFN-13 (2.5mmx3mm) | 2W | | | | ### ESD Ratings | Human body model (HE | 3M) | ±2kV | |------------------------|-------|-------| | Charged device model ( | (CDM) | ±750V | ### Recommended Operating Conditions (3) | V <sub>IN</sub> | 1.2V to 5.5V | |-------------------------|----------------| | V <sub>CC</sub> | 3V to 5.5V | | V <sub>OUT</sub> | 1.2V to 5.5V | | Operating junction temp | 40°C to +125°C | # **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-13 (2.5mmx3mm)........49.....5.3...°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. 3 4) Measured on JESD51-7, a 4-layer PCB. ### **ELECTRICAL CHARACTERISTICS** $V_{IN} = 3.6V$ , $V_{CC} = 3.6V$ , $T_{J} = -40$ °C to +125°C, typical values are at $T_{J} = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------|---------------------|------------------------------------------------------------------------------------------------|----------|------|------|-------| | Input and Supply Voltage Ra | nge | | | | | | | Input voltage | V <sub>IN</sub> | | 1.2 | | 5.5 | V | | Supply voltage | Vcc | | 3 | | 5.5 | V | | Supply Current | | | | | | | | | | $V_{IN} = 5V$ , $EN = 0$ , $T_J = 25$ °C | | 0.05 | 1 | | | Off-state leakage current | loff | $V_{IN} = 5V$ , EN = 0, $T_{J} = -40$ °C to +125°C | | | 50 | μA | | Vcc standby current | I <sub>STBY</sub> | $V_{CC} = 5V, EN = 0$ | | 0.01 | 1 | μΑ | | • | ISTRY | Vcc = 5V, enable, no load | | 220 | 330 | | | Power MOSFET | | | | | | | | On resistance | R <sub>DS(ON)</sub> | $V_{CC} = 5V$ | | 6.5 | 13 | mΩ | | | | Vcc = 3.3V | | 8.5 | 16 | | | Thermal Shutdown and Reco | | | | 1 | 1 | T _ | | Shutdown temperature (5) | T <sub>STD</sub> | | | 170 | | °C | | Hysteresis (5) | THYS | | | 30 | | °C | | Under-Voltage Protection (U | | 1 | | | | 1 | | Vcc UVLO threshold | Vcc_uvlo | UVLO rising threshold | | 2.5 | 2.8 | V | | UVLO hysteresis | Vuvlo_HYS | | | 200 | | mV | | Soft Start (SS) | | | | T | | | | SS pull-up current | Iss | | | 9 | | μΑ | | Enable (EN) | | | | | | | | EN rising threshold | $V_{EN\_H}$ | | 1.3 | 1.5 | 1.7 | V | | EN hysteresis | $V_{EN\_HYS}$ | | | 400 | | mV | | <b>Current Limit</b> | | | | | | | | Current limit | I <sub>LIMIT</sub> | $R_{\text{LIMIT}} = 50 \text{k}\Omega$ , ramping $I_{\text{LIMIT}}$ records peak current limit | 1.35 | 1.7 | 2.04 | | | Current limit | ILIMIT | $R_{\text{LIMIT}} = 15.4 \text{k}\Omega^{(5)}$ | | 5 | | Α | | Current limit warning | | $R_{\text{LIMIT}} = 50 \text{k}\Omega$ | 1.28 | 1.6 | 1.92 | | | Discharge Resistance | • | | | • | • | • | | Discharge resistance | R <sub>DIS</sub> | | | 200 | | Ω | | Power Good (PG) | | | | | | | | PG rising threshold | $V_{PG\_R}$ | Voltage gap between Vout and Vin | | 150 | | mV | | PG hysteresis | V <sub>PG_H</sub> | | | 50 | 1 | mV | | PG delay | V <sub>PG_D</sub> | Low to high | | 70 | | μs | | PG high | V <sub>PG_H</sub> | Vcc = 3.3V | 3.2 | | | V | | PG low | V <sub>PG_L</sub> | Sink 1mA | <u> </u> | | 0.2 | V | #### Note: 5) Guaranteed by characterization. Not tested in production. ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 3.6V$ , $V_{EN} = 3.6V$ , $R_{ILIM} = 15.4k\Omega$ , $T_A = 25^{\circ}C$ , unless otherwise noted. ### Current Limit vs. V<sub>IN</sub> 4.0 4.5 $V_{cc}$ (V) 5.0 5.5 4 3.0 3.5 On Resistance vs. V<sub>cc</sub> ### On Resistance vs. VIN $V_{IN} = 3.6V$ , $V_{EN} = 3.6V$ , $R_{ILIM} = 15.4k\Omega$ , $T_A = 25$ °C, unless otherwise noted. 6 $V_{IN} = 3.6V$ , $V_{EN} = 3.6V$ , $R_{ILIM} = 15.4k\Omega$ , $T_A = 25$ °C, unless otherwise noted. ### **EN Threshold vs. Temperature** #### PG Delay vs. Temperature ### On Resistance vs. Temperature ### On Resistance vs. Temperature ### **PG** Threshold vs. Temperature ### **UVLO Threshold vs. Temperature** 7 # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $V_{EN} = 3.6V$ , $R_{ILIM} = 15.4k\Omega$ , $T_A = 25$ °C, unless otherwise noted. 9 # TYPICAL PERFORMANCE CHARACTERISTICS (continued) # TYPICAL PERFORMANCE CHARACTERISTICS (continued) # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** ### **OPERATION** The MPQ5075A is a configurable load switch designed to limit the inrush current to the load, which limits the backplane's voltage drop and the slew rate of the voltage to the load. The MPQ5075A provides an integrated solution to monitor the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ), eliminating the need for an external current power MOSFET and current switch device. #### **Enable (EN)** Once $V_{\text{IN}}$ exceeds the under-voltage lockout (UVLO) threshold (typically 0.5V) and the EN pin is pulled above 1.5V, the MPQ5075A is enabled. Pull EN down to ground to disable the MPQ5075A. #### **Current Limit** The MPQ5075A provides a constant current limit configured by an external resistor. Once the device reaches its current limit (I<sub>LIMIT</sub>) threshold, the IC regulates the gate voltage to hold a constant current in the power MOSFET. The typical response time is about 20µs, during which a small overshoot in I<sub>OUT</sub> may occur. The preset I<sub>LIMIT</sub> can be calculated with Equation (1): $$I_{\text{LIMIT}} = (0.974/R_{\text{ILIM}}) \times S \tag{1}$$ Where 0.974 is the reference value, S is the MPQ5075A's current-sense ratio, and the typical value is 85000 when $V_{IN} = 3.6V$ . S shifts incrementally when $V_{CC}$ and $V_{IN}$ change. See the Typical Performance Characteristics section on page 5 for more information. If the I<sub>LIMIT</sub> block starts regulating I<sub>OUT</sub>, the power loss in the power MOSFET causes the IC's temperature to rise. If the junction temperature (T<sub>J</sub>) rises high enough, the MPQ5075A goes into thermal shutdown. When thermal shutdown occurs, the output is disabled until the overtemperature (OT) fault is removed. The OT threshold is 170°C, and the hysteresis is 30°C. ### Power Good (PG) The power good (PG) pin is the push-pull of a MOSFET that can be pulled high to $V_{CC}$ . The MOSFET turns on when $V_{IN}$ is applied to pull PG to GND. Once the voltage gap between $V_{IN}$ and $V_{OUT}$ is below 150mV, PG is pulled high after a 70µs delay. If the voltage gap exceeds 200mV or the over-current (OC) limit warning is triggered, then PG is pulled low without a time delay. PG has a typical $200\Omega$ pull-down resistance and a $250k\Omega$ pull-up resistance. If PG is pulled to GND via the internal pull-down resistor, the maximum sink current should be <10mA. ### **Short-Circuit Protection (SCP)** If a short circuit causes the load current to rapidly increase, the current may significantly exceed its limit threshold before the control loop is able to respond. If the current reaches the internal secondary I<sub>LIMIT</sub> (typically 5A), a fast turn-off circuit shuts down the power MOSFET, limiting the peak current through the switch and V<sub>IN</sub> drop. The total short circuit response time is about 200ns. If the fast turn-off works, the power MOSFET remains off for 80µs. After the 80µs, the power MOSFET turns back on. If the short circuit remains, the MPQ5075A reduces and holds I<sub>LIMIT</sub> to 2/3 of the preset value until the part is hot enough to trigger thermal shutdown. Once the short circuit condition is removed, ILIMIT automatically recovers to the preset value. ### **Output Discharge** The MPQ5075A provides output discharge to discharge $V_{\text{OUT}}$ via an internal pull-down resistor when the IC's EN pin is disabled or $V_{\text{CC}}$ shuts down and the load is very light. #### Soft Start (SS) The capacitor connected to the SS pin determines the soft-start time ( $t_{SS}$ ). An internal, $9\mu A$ constant-current source charges the SS capacitor ( $C_{SS}$ ) and ramps up the voltage on the SS pin ( $V_{SS}$ ). $V_{OUT}$ rises at three times the slew rate of $V_{SS}$ . $t_{SS}$ can be calculated with Equation (2): $$t_{SS}(ms) = \frac{1}{3} \times \frac{V_{OUT}(V) \times C_{SS}(nF)}{I_{SS}(\mu A)}$$ (2) Where I<sub>SS</sub> is the internal, 9µA constant current. It is recommended that the minimum $C_{SS}$ should exceed 4.7nF. If the SS pin is floating or $C_{SS}$ is too small, then the $V_{OUT}$ rise time is only limited by the power MOSFET charge time. ### APPLICATION INFORMATION ### Selecting the ILIM Resistor $I_{LIMIT}$ is set by the ILIM resistor ( $R_{ILIM}$ ) and can be calculated with Equation (1) on page 15. The $I_{\text{LIMIT}}$ threshold is recommended to be 10% to 20% greater than the maximum load current. For example, if a system's full load is 5A, set $I_{\text{LIMIT}}$ to 5.5A. ### Selecting the Soft-Start Capacitor (Css) An internal, $9\mu A$ constant-current source charges $C_{SS}$ and ramps up $V_{SS}$ . $V_{OUT}$ rises at three times the slew rate of $V_{SS}$ . If the inrush of $I_{\text{OUT}}$ reaches $I_{\text{LIMIT}}$ during start-up (e.g. if there is a large output capacitor or large load), the MPQ5075A limits $I_{\text{OUT}}$ and $t_{\text{SS}}$ increases simultaneously. Figure 2 shows SS under different loads. Figure 2: SS under Different Loads Figure 3 shows SS with different output capacitances. Soft Start with a Very Large Capacitance # Figure 3: SS with Different Output Capacitances Design Example Table 1 lists key parameters for selecting components. **Table 1: Components Selection** | V <sub>IN</sub> (V) | Max Load<br>Range (A) | R <sub>ILIM</sub><br>(kΩ) | C <sub>SS</sub><br>(nF) | tss<br>(ms) | | |---------------------|-----------------------|---------------------------|-------------------------|-------------|--| | 5 | 3 | 26.1 | 22 | 4 | | | 5 | 5 | 15.4 | 47 | 9 | | See Figure 5 on page 18 for the Typical Application Circuit. ### **PCB Layout Guidelines** Efficient PCB layout is critical to achieve stable operation. For the best results, refer to Figure 4 and follow the guidelines below: - 1. Place R<sub>ILIM</sub> close to the ILIM pin. - 2. Place the input capacitor close to the VCC pin. - 3. Place enough vias around the IC to improve thermal performance. Figure 4: Recommended PCB Layout # TYPICAL APPLICATION CIRCUIT **Figure 5: Typical Application Circuit** ### **PACKAGE INFORMATION** # QFN-13 (2.5mmx3mm) **TOP VIEW** SIDE VIEW NOTE: - 1) THE LEAD SIDE IS WETTABLE. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. RECOMMENDED LAND PATTERN # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |-------------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MPQ5075AGQBE-<br>AEC1-Z | QFN-13<br>(2.5mmx3mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ### **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1.0 | 10/31/2022 | Initial Release | - | | | | <ul> <li>Updated the Features section: <ul> <li>Removed "s" from "MOSFETs" from bullet point</li> <li>Updated the Typical Application section's C1 and C2</li> <li>10µF</li> </ul> </li> </ul> | 1 | | | | <ul> <li>Updated Absolute Maximum Ratings section: <ul> <li>Added "Enable Voltage (V<sub>EN</sub>)0.3V to +6.5V"</li> </ul> </li> <li>Removed "EN" from the next line</li> </ul> | 3 | | 1.1 | 4/2/2024 | <ul> <li>Added the Typ value in the off-state leakage current section</li> <li>Updated the Typ value in the V<sub>CC</sub> standby current section</li> <li>Updated the Min value in the shutdown temperature section</li> <li>Updated the Typ value in the V<sub>CC</sub> UVLO threshold section</li> <li>Updated the Typ value in the shutdown temperature section</li> <li>Updated the Typ value in the shutdown temperature section</li> <li>Updated the current limit section: <ul> <li>Updated the Min, Typ, and Max values of current limit and current limit warning (R<sub>LIMIT</sub> = 50kΩ)</li> <li>Added a new Condition (R<sub>LIMIT</sub> = 15.4kΩ) to Current limit and its Typ value</li> </ul> </li> </ul> | 4 | | | | <ul> <li>Updated top left graph title to V<sub>CC</sub> Quiescent Current</li> <li>Updated top right graph title to VIN Quiescent Current; updated condition from "VEN = 0V" to "VEN = 2V"</li> </ul> | 5 | | | | <ul> <li>Updated top left graph title by adding "Vcc"</li> <li>Updated top right graph title by adding "V<sub>IN</sub>"</li> </ul> | 8 | | | | <ul> <li>Removed "or float EN" in the Enable (EN) section</li> <li>Updated the shutdown temperature in the Current Limit section</li> <li>Updated "83000" to "85000" in the Current Limit section</li> </ul> | 15 | | | | <ul> <li>Updated Figure 5:</li> <li>Updated capacitors C1A/C2A = NC</li> <li>Updated C1B/C2B = 10µF</li> </ul> | 18 | Notice: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.