# **MPQ6626** 40V, 0.8A, Hex Half-Bridge Motor Driver with Serial Input Control, AEC-Q100 Qualified ## **DESCRIPTION** The MPQ6626 is a 6-channel half-bridge DMOS output driver with integrated power MOSFETs. The input voltage ranges from 5.5V to 40V, with the up to 0.8A output current capability. The six half-bridges of the MPQ6626 can be controlled separately via a standard serial data interface, and have various diagnostic functions. The device has very low quiescent current in standby mode. Full protections include short-circuit protection (SCP), under-voltage protection (UVP), and thermal shutdown. The MPQ6626 requires a minimal number of readily available, standard external components. It is available in a TSSOP-28 EP package. #### **FEATURES** - Wide 5.5V to 40V Operating Input Range - High-Side and Low-Side Drivers Connected in Half-Bridge Configurations - Up to 0.8A Output Current - Typical 1.3Ω R<sub>DS(ON)</sub> (HS + LS) - Very Low Quiescent Current in Standby Mode versus Total Temperature Range - Outputs are Short-Circuit Protected - Over-Temperature Protection and Pre-Warning - Under-Voltage Lockout (UVLO) and Over-Voltage Lockout (OVLO) - Serial Data Interface - Diagnostic Functions Include: Shorted Output, Open Load, Over-Temperature (OT), Over-Voltage (OV), and Under-Voltage (UV) - Serial Interface Clock Frequency Up to 5MHz - Supports 3.3V and 5V Systems - Available in a TSSOP-28 EP Package - Available in AEC-Q100 Grade 1 ## **APPLICATIONS** - Automotive and Industrial Applications - DC Motors All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** # ORDERING INFORMATION | Part Number* Package | | Top Marking | MSL Rating | |----------------------|-------------|-------------|------------| | MPQ6626GF-AEC1 | TSSOP-28 EP | See Below | 2A | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ6626GF-AEC1-Z). # TOP MARKING MPSYYWW MP6626 LLLLLLLLL MPS: MPS prefix YY: Year code WW: Week code MP6626: Part number LLLLLLL: Lot number # PACKAGE REFERENCE # **PIN FUNCTIONS** | Pin # | Name | Description | |---------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------| | 1, 5, 10, 14,<br>15, 18, 25, 28 | NC | No connection. | | 2, 13, 16, 27 | GND | Ground. | | 3 | OUT1 | Half-bridge output 1. | | 4 | OUT5 | Half-bridge output 5. | | 6 | DI | Serial data input. | | 7 | VCC | Logic supply voltage | | 8 | DO | Serial data output. | | 9 | EN | <b>Enable pin.</b> Pull this pin low to set the MPQ6626 to standby mode; pull it high to set the MPQ6626 to normal operation. | | 11 | OUT6 | Half-bridge output 6. | | 12 | OUT4 | Half-bridge output 4. | | 17 | OUT3 | Half-bridge output 3. | | 19 | VS2 | Power supply for drivers 3, 4 and 6. Connect this pin to VS1 externally. | | 20, 21 | TEST | Test pin for internal use. Connect this pin to ground. | | 22 | CS | Chip select input, active low. | | 23 | CLK | Serial clock input. | | 24 | VS1 | Power supply for drivers 1, 2 and 5, all pre-drivers, and the charge pump. Connect this pin to VS2 externally. | | 26 | OUT2 | Half-bridge output 2. | | <b>ABSOLUTE MAXIMUM RATINGS</b> ( | 1) | |----------------------------------------------------------|----| | Supply voltage (V <sub>VS</sub> )45 | 5V | | $V_{OUTx}$ 0.3V to $V_{VS}$ + 0.3 | 3V | | Logic supply voltage ( $V_{VCC}$ )0.3V to +6 | | | Logic input voltage0.3 to $V_{VCC}$ + 0.3 | | | Logic output voltage0.3 to $V_{VCC}$ + 0.3 | | | All other pins0.3V to +6.5 | | | Continuous power dissipation $(T_A = 25^{\circ}C)^{(2)}$ | | | TSSOP-28EP | | | Junction temperature 150° | °C | | Lead temperature260° | °C | | Storage temperature65°C to +150° | °C | | ESD Ratings (3) | | | Human body model (OUTx and VSx)4 | ĸ۷ | | Human body model (all other pins)21 | ۲V | | Machine mode (MM)200 | ΟV | | Charge device model (CDM)750 | ΟV | | Recommended Operating Conditions (4) | | | Supply voltage (V <sub>VS</sub> ) 5.5V to 40 | ΟV | | Logic supply voltage (V <sub>VCC</sub> ) 3.15V to 5.25 | 5V | | Operating junction temp (T <sub>J</sub> )40°C to +150° | °C | | Thermal Resistance (5) | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | | |------------------------|-------------------------|--------------------------|-------| | TSSOP-28EP | 32 | 6 | .°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - Devices are ESD-sensitive. It is recommended to handle them with caution. - The device is not guaranteed to function outside of its operating conditions. - 5) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $5.5V \le V_{VS} \le 40V$ , $3.15V \le V_{VCC} \le 5.25V$ , EN = $V_{VCC}$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------|---------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------| | Operating supply current (VS) | I <sub>vso</sub> | V <sub>VS</sub> < 28V, EN = VCC, no load | | 5.5 | 6.5 | mA | | Operating supply current (VCC) | Ivcco | 3.15V < V <sub>VCC</sub> < 5.25V, EN = high, DI = CLK = ;ow, CS = high, no load | | 100 | 150 | μΑ | | Quiescent current (VS) | Ivsq | VVS = 13.2V, V <sub>VCC</sub> = 0V or<br>V <sub>VCC</sub> = 5V, EN = low | | 1 | 5 | μA | | Quiescent current (VCC) | Ivccq | 3.15V < V <sub>VCC</sub> < 5.25V, EN = low, DI = CLK = low, CS = high | | 1 | 5 | μA | | Discharge current (VSx) | Ivs | VVS = 40V, EN = low | | | 3 | mA | | Power-on reset threshold | V <sub>VCC</sub> | VCC increasing | 2.3 | 2.7 | 3 | V | | Power-on reset delay | | After switching on V <sub>VCC</sub> | 30 | 100 | 160 | μs | | VS under-voltage lockout threshold | Vvs | VS decreasing | 3.5 | | 4.5 | V | | VS under-voltage lockout threshold hysteresis | V <sub>UVOFF</sub> | | 0.1 | 0.3 | 0.5 | V | | VS under-voltage lockout delay time | | | 7 | | 21 | ms | | VS over-voltage lockout threshold | V <sub>OVOFF</sub> | OVLO = 1, VS increasing | 33 | 36 | 39 | V | | VS over-voltage lockout threshold hysteresis | | | 1 | 2.5 | 4 | V | | Output specification | | | | | | | | HS + LS switch on resistance | R <sub>DS(ON)</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$<br>$T_J = 150^{\circ}\text{C}$ | | 1.3 | 2.2 | Ω | | Over-current limit | I <sub>OCP</sub> | - | 1 | 1.3 | 2.5 | Α | | Over-current shutdown delay time | t <sub>DOC</sub> | V <sub>VS</sub> = 13.2V | 10 | 25 | 50 | μs | | Open load detection current | lold | V 12.2V S quitab on | 1 | 16 | 45 | mA | | Open load delay time | tdold | $V_{VS}$ = 13.2V, LS switch on | 200 | 350 | 600 | μs | | Output enable time | | $V_{VS} = 13.2V, R_{LOAD} = 50\Omega$ | | 50 | 65 | | | Output disable time | | VVS = 13.2 V, RLOAD - 3012 | | 50 | 65 | | | Delevations | | HBCNFx high to OUTx high $V_{VS} = 13.2V$ , $R_{LOAD} = 50Ω$ | | 75 | 105 | μs | | Delay time | | HBCNFx low to OUTx low $V_{VS} = 13.2V$ , $R_{LOAD} = 50Ω$ | | 65 | 95 | | | Output rise time | | $V_{VS}$ =13.2V, 10% to 90% $V_{OUT}$ , | 13 | 27 | 42 | 110 | | Output fall time | | $R_{LOAD} = 50\Omega$ | | 20 | 27 | μs | # **ELECTRICAL CHARACTERISTICS** (continued) $5.5V \le V_{VS} \le 40V$ , $3.15V \le V_{VCC} \le 5.25V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | | | |--------------------------------------------|--------------------|-------------------------------------------------------|------------------------|-----|-----|-------|--|--|--| | Dead time | | $V_{VS} = 13V$ , $R_{LOAD} = 50\Omega$ | 1.5 | | | μs | | | | | EN Input | | | | | | | | | | | EN low-level threshold | | | | | 0.6 | V | | | | | EN high-level threshold | | | 2.0 | | | V | | | | | EN threshold hysteresis | | | | 0.4 | | V | | | | | Pull-down resistor | | $V_{EN} = V_{VCC}$ | | 125 | | kΩ | | | | | Serial Interface: Logic Inputs DI, | CLK, CS | | | | | | | | | | Input low-level threshold | | | | | 0.6 | V | | | | | Input high-level threshold | | | 2.0 | | | V | | | | | Input threshold hysteresis | | | | 150 | | mV | | | | | Pull-down resistor of DI, CLK pin | | V <sub>DI</sub> , V <sub>CLK</sub> = V <sub>VCC</sub> | | 125 | | kΩ | | | | | Pull-up current of CS pin | | Vcs = 0V | | 125 | | kΩ | | | | | Input capacitance (6) | C <sub>IN</sub> | | | | 15 | pF | | | | | Serial Interface: Logic Output DO | ) | | | | | | | | | | Low-level output | | | | | 0.4 | V | | | | | High-level output | | | V <sub>VCC</sub> - 0.6 | | | V | | | | | Leakage current (tri-state) | | $0V < V_{DO} < V_{VCC}, V_{CS} = V_{VCC}$ | -5 | | +5 | μA | | | | | Thermal Shutdown and Pre-Warn | ing <sup>(6)</sup> | | | | | | | | | | Thermal pre-warning threshold | T <sub>JW</sub> | | 120 | 140 | 170 | °C | | | | | Thermal pre-warning hysteresis | | | | 20 | | °C | | | | | Thermal shutdown threshold | T <sub>JSD</sub> | | 150 | 175 | 200 | °C | | | | | Thermal shutdown hysteresis | | | | 20 | | °C | | | | | Ratio thermal shutdown/thermal pre-warning | | | 1.05 | 1.2 | | | | | | # SERIAL INTERFACE TIMING CHARACTERISTICS (6) $5.5V < V_{VS} < 40V$ , $3.15V \le V_{VCC} \le 5.25V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------------|-----------------|----------------------------------------------------------|-----|-----|-----|-------| | CLK frequency | fclk | | | | 5 | MHz | | CLK paried time | 4 | VCC = 5V | 200 | | | 20 | | CLK period time | <b>t</b> PCLK | VCC = 3.3V | 500 | | | ns | | CLK high time | <b>t</b> 5 | | 85 | | | ns | | CLK low time | <b>t</b> 6 | | 85 | | | ns | | CLK set-up time (high to low) | t <sub>7</sub> | | 85 | | | ns | | CLK set-up time (low to high) | t <sub>3</sub> | | 85 | | | ns | | DI set-up time | t <sub>11</sub> | | 50 | | | ns | | DI hold time | t <sub>12</sub> | | 50 | | | ns | | CS set-up time (low to high) | t <sub>8</sub> | | 100 | | | ns | | CS set-up time (high to low) | <b>t</b> 4 | | 100 | | | ns | | CS high time | <b>t</b> 9 | | 5 | | | μs | | DO enable after CS falling edge | t <sub>1</sub> | C <sub>DO</sub> = 40pF | | | 200 | ns | | DO disable after CS rising edge | t <sub>2</sub> | C <sub>DO</sub> = 40pF | | | 200 | ns | | DO falling/rising time | | $C_{DO} = 40pF$ | | 10 | 25 | ns | | DO valid time | t <sub>10</sub> | C <sub>DO</sub> = 40pF | | 20 | 50 | ns | | EN low valid time | | VCC = 5V, EN high to low (50%) to OUTx turning off (50%) | | 50 | | μs | | EN high to SPI valid | | | | | 100 | μs | | Time between two consecutive SRR commands | | | 100 | | | μs | #### Note: 6) Not tested in production. Specified by design. # **SERIAL INTERFACE TIMING DIAGRAM** Inputs DI, CLK, CS: High Level = 0.7 x V<sub>CC</sub>, Low Level = 0.3 x V<sub>CC</sub> Output DO: High Level = 0.8 x V<sub>CC</sub>, Low Level = 0.2 x V<sub>CC</sub> # **TYPICAL PERFORMANCE CHARACTERISTICS** $V_{VS}$ = 13V, $V_{VCC}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{VS}$ = 13V, $V_{VCC}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. ## **SCP** Two outputs short circuit # **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram # **OPERATION** The MPQ6626 is a 6-channel half-bridge DMOS output driver with integrated power MOSFETs. The six half-bridges of the MPQ6626 can be controlled separately from a standard serial data interface, and have various diagnostic functions. #### Serial Interface Data transfer starts with the falling edge of the CS signal. Execution of new input data is enabled on the rising edge of the CS signal. Data must appear when the DI pin is synchronized to the CLK pin. Then the data is accepted on the falling edge of the CLK signal. For DI, the MSB (SRR, bit[15]) has to be transferred first. The last 16 bits clocked into DI are transferred to the device's data register if there no frame error. Otherwise, all DI data is ignored, and the previous input data is preserved. The output data at the DO pin is enabled on the falling edge of CS. In addition to the 16-bit status data, a pseudo-bit (PRE\_15) can also be retrieved from the DO output. The latched thermal shutdown (TSD) status bit (PRE\_15) is available on DO until the first rising CLK edge after CS goes low. DO changes its state with the rising edge of CLK, and remains stable until the next rising edge of CLK. When CS is high, the DO pin is in a tri-state condition. The following conditions must be met for a valid TSD read to be captured: - CLK and DI are low before the CS cycle - · CS transitions from high to low - CS set-up time is satisfied Figure 2 shows the SPI communication. Table 1 lists the input control registers. Table 2 lists the output diagnostic registers. Figure 2: Data Transfer **Table 1: Input Control Registers** | | Input Data (7) | | | | | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Input Register | Function | | | | | | | 15 | SRR This bit resets the status register. 1: Reset. The errors bits of the corresponding status register in the output or register are set to low | | | | | | | | 14 | CH_SEL (8) | CH_SEL = 0. | | | | | | | 13 | OLSD_EN | This bit enables open load detection shutdown (OLD_SD) for half-bridges 1–6. This feature allows the affected output stage to be switched off if a true open load or under-load condition has been detected. 1: Enabled | | | | | | | 12 | HBEN6 | Enables half-bridge 6. 1: Half-bridge 6 is active 0: Half-bridge 6 is in Hi-Z | | | | | | | 11 | HBEN5 | Enables half-bridge 5. 1: Half-bridge 5 is active 0: Half-bridge 5 is in Hi-Z | | | | | | | | | Enables half-bridge 4. | |----|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | 10 | HBEN4 | 1: Half-bridge 4 is active 0: Half-bridge 4 is in Hi-Z | | | | Enables half-bridge 3. | | 9 | HBEN3 | 1: Half-bridge 3 is active 0: Half-bridge 3 is in Hi-Z | | | | Enables half-bridge 2. | | 8 | HBEN2 | 1: Half-bridge 2 is active 0: Half-bridge 2 is in Hi-Z | | | | Enables half-bridge 1. | | 7 | HBEN1 | 1: Half-bridge 1 is active 0: Half-bridge 1 is in Hi-Z | | | | Configures half-bridge 6. | | 6 | HBCNF6 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Configures half-bridge 5. | | 5 | HBCNF5 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Configures half-bridge 4. | | 4 | HBCNF4 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Configures half-bridge 3. | | 3 | HBCNF3 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Configures half-bridge 2. | | 2 | HBCNF2 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Configures half-bridge 1. | | 1 | HBCNF1 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | 0 | OVLO | This bit enables VSx over-voltage lockout (OVLO). | | U | OVLO | 1: Enabled | #### Note: - All input bits are set to 0 after a VCC power-on reset. CH\_SEL enables bridge selection for the MPQ6527 and MPQ6628 devices. It is recommended to set the MPQ6626's CH\_SEL bit to 0. **Table 2: Output Diagnostic Registers** | | Output Data | | | | | | | |------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Input Register | Function | | | | | | | PRE_15 TSD | | This bit indicates if latched thermal shutdown occurs. The error is latched and the corresponding output is switched off if thermal shutdown occurs. The bit can only be reset via SRR or a power-on reset. | | | | | | | | | 1: Thermal shutdown has occurred | | | | | | | 15 | ОС | This bit indicates if latched over-current (OC) shutdown occurs. If an OC fault (e.g. an overload or short-circuit fault) is detected on any half-bridge between half-bridge 1 and half-bridge 6, the error is latched, and the corresponding output is switched off. The bit can only be reset via SRR or a power-on reset. | | | | | | | | | 1: An OC fault has occurred | | | | | | | 14 | PSF | This bit indicates if a power supply failure occurs. This bit is set if there is an overvoltage or under-voltage condition on VS1 or VS2, and all outputs switch off. This bit automatically resets if VSx returns to its normal operating range. | | | | | | | | | 1: A power supply failure has occurred | | | | | | | 13 | OLD | This bit indicates if an open load fault has occurred. If there is a true open load or under-load condition on any half-bridge between half-bridge 1 and half-bridge 6, the error is latched. The corresponding output is switched off if input bit[13] (OLD_SD) is high. The bit can only be reset via SRR or a power-on reset. | | | | | | | | | 1: An open load fault has occurred | | | | | | | | | Half-bridge 6 output status. | | | | | | | 12 | SHBEN6 | 1: Half-bridge 6 is active<br>0: Half-bridge 6 is in Hi-Z | | | | | | | | | Half-bridge 5 output status. | | | | | | | 11 | SHBEN5 | 1: Half-bridge 5 is active<br>0: Half-bridge 5 is in Hi-Z | | | | | | | | | Half-bridge 4 output status. | | | | | | | 10 | SHBEN4 | 1: Half-bridge 4 is active<br>0: Half-bridge 4 is in Hi-Z | | | | | | | | | Half-bridge 3 output status. | | | | | | | 9 | SHBEN3 | 1: Half-bridge 3 is active<br>0: Half-bridge 3 is in Hi-Z | | | | | | | | | Half-bridge 2 output status. | | | | | | | 8 | SHBEN2 | 1: Half-bridge 3 is active<br>0: Half-bridge 2 is in Hi-Z | | | | | | | | | Half-bridge 1 output status. | | | | | | | 7 | SHBEN1 | 1: Half-bridge 1 is active<br>0: Half-bridge 1 is in Hi-Z | | | | | | | | | Half-bridge 6 configuration status. | | | | | | | 6 | HBCNF6 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | | | | | | Half-bridge 5 configuration status. | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 5 | HBCNF5 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Half-bridge 4 configuration status. | | 4 | HBCNF4 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Half-bridge 3 configuration status. | | 3 | HBCNF3 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Half-bridge 2 configuration status. | | 2 | HBCNF2 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | | | Half-bridge 1 configuration status. | | 1 | HBCNF1 | 1: The high-side (HS) half-bridge is on, and the low-side (LS) half-bridge is off 0: The HS half-bridge is off, and the LS half-bridge is on | | 0 | This bit indicates if a thermal warning has been detected. This bit is treated early warning, and is set high if the junction temperature reaches T <sub>JW</sub> . The or remains on until one or more sensors reach T <sub>SD</sub> . This bit automatically restricted the junction temperature drops below the thermal warning recovery point. | | | | | 1: A thermal warning has been detected | # **Enable Control (EN)** The MPQ6626 enters low-power mode (or sleep mode) when the EN pin is pulled low. The EN input has an internal pull-down resistor. In sleep mode, all output stages turn off, and the SPI register banks are reset. The output stages can be activated again by pulling EN high. ## Status Register Reset (SRR) The status register reset (SRR) command bit is executed at the end of the SPI transmission (CS low to high). Sending SRR = 1 clears the status memory and reactivates faulted outputs for channels. If a fault is still present when SRR is sent, the protection can be triggered, and the device may shutdown again. The device can be reset by toggling the EN pin or by a VCC power-on reset. ## **Open Load Detection** 9/24/2021 While the device is on, open load detection (OLD) is implemented in the low-side (LS) switches of the bridge outputs. If the current through the LS transistor is below the reference current ( $I_{OLD}$ ) for longer than the OLD delay time ( $t_{DOLD}$ ), the corresponding OLD diagnostic bit is set. If an under-load condition occurs in another channel after the global timer has started, the delay for any subsequent under-load condition is the remainder of the timer. The timer runs continuously if the under-load condition remains. If the OLSD\_EN bit is set, and an open load is detected on the LS switch, the respective output is disabled, and the open load error bit is latched. Otherwise, the output remains on, and only the open load error bit is set. If OLSD\_EN is set, the error remains latched, and the output stays off until an SRR or power-on reset is performed. For example, consider a motor that is connected between outputs OUT1 and OUT2 with a broken wire (see Figure 3). Table 3 shows the corresponding diagnostic information. Figure 3: Half-Bridge Open Load Example | | | | | Diagnostic Information | | | | |---------|-----|-----|-----|------------------------|--------------|--|--| | Control | | | | Motor | Motor | | | | | | | | Connected | Disconnected | | | | LS1 | HS1 | LS2 | HS2 | OLD (Output Bit[13]) | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1 | 0 | 0 | 1 | 0 | 1 | | | | 0 | 1 | 1 | 0 | 0 | 1 | | | | 0 | 1 | 0 | 1 | 0 | 0 | | | | 1 | 0 | 1 | 0 | 1 | 1 | | | **Table 3: Open Load Diagnostic Example** In motor applications, it is often advantageous to actively brake the motor by turning on both high-side (HS) or low-side (LS) drivers in two half-bridge channels. If the configuration has two LS drivers (LS brake), an under-load condition occurs as the motor current decays normally. Use an HS brake to avoid an under-load notification. ## **Discharge Circuit** Many typical applications use an inverse-polarity protection diode, such as D1 in Figure 4. Figure 4: Functional Principle of the Discharger Circuit However, this method poses certain risks. During inhibit mode, the IC consumes an extremely low current ( $I_{VS}$ ) that is about $20\mu A$ maximum. Any peaks on the supply voltage gradually charge the blocking capacitor. D1 prevents the capacitor from discharging via the power supply. Due to the extremely small quiescent current, discharging via the IC can also be ignored. This means that during long periods in inhibit mode, the IC's supply voltage could increase continuously, until the device exceeds the maximum supply voltage limit (about 40V). This could damage the IC. The MPQ6626 features a discharger circuit to protect the device. If the VS voltage exceeds its threshold (about 37V), the blocking capacitor is discharged via an integrated resistor until VS falls below the threshold. #### **Diagnostics and Protections Overview** Table 4 lists diagnostic protections. **Table 4: Diagnostic Classes and Functions** | Fault | Qualifier | State and Recovery | | | |-----------------------|-------------|------------------------|---------------------------|--| | Fauit | Qualifier | OUTx | Output Register | | | Thermal Shutdown | - | 11' 7 ODD ( | TSD = 1, use SRR to reset | | | Over-Current Shutdown | - | Hi-Z, use SRR to reset | OC = 1, use SRR to reset | | | Open Load Detection | OLSD_EN = 1 | 16361 | OLD = 1, use SRR to reset | | | | OLSD_EN = 0 | Unaffected | OLD = 1, use SKK to leset | | | Over-Voltage Lockout | OVLO = 1 | Hi-Z, non-latched (9) | | | | | OVLO = 0 | Unaffected | PSF = 1, non-latched (10) | | | Under-Voltage Lockout | - | Hi-Z, non-latched (9) | | | | Thermal Warning | - | Unaffected | TW = 1, non-latched (10) | | #### Notes: <sup>9)</sup> OUTx returns to its previous state if the fault is removed. <sup>10)</sup> The corresponding output register returns to its no-fault state if the fault is removed ## **Over-Current Protection (OCP)** The MPQ6626 has internal overload and short-circuit protection (SCP). The currents in both the high-side and low-side MOSFETs are measured, and if the current exceeds the current limit, an internal timer starts. If the permanent over-current shutdown delay time ( $t_{OC}$ ) is reached, the short-circuit detection bit (OC) is set, and the shorted output is disabled. Reset the OC bit and enable the disabled output by writing a high to the SRR bit in the input register. #### Thermal Shutdown and Pre-Warning Thermal monitoring is integrated into the MPQ6626. Each half-bridge monitors the driver pair's (one channel including the high-side and low-side MOSFETs) thermal sensor. If the junction temperature rises above the thermal pre-warning threshold, the temperature prewarning bit (TW) in the output register is set. When the temperature falls below the thermal pre-warning threshold, this bit is reset. If the junction temperature rises above the thermal shutdown threshold, the channel's HS and LS drivers latch off, the TW bit remains set, and the TSD (PRE\_15) bit is set. The TSD bit is cleared, and all affected channels in a group resume immediately once the following conditions are met: - The junction temperature falls below the thermal shutdown threshold - A high has been written to the SRR bit in the input register. The thermal pre-warning and shutdown thresholds have hysteresis values. #### VS Under-Voltage Lockout (UVLO) If the voltage on the VS pin falls below the undervoltage lockout (UVLO) threshold, an internal timer starts. The power supply fail bit (PSF) in the output register is set, and all outputs are disabled if the permanent UVLO delay time is reached. Operation resumes immediately when VS rises above the UVLO threshold, and the PSF bit is cleared. #### VCC Under-Voltage Lockout (UVLO) The SPI interface does not function if VCC is below the under-voltage lockout (UVLO) threshold. If this occurs, all outputs turn off, then the input and status output registers are cleared. Once the VCC voltage rises above the UVLO threshold, the under-voltage event is cleared, and SRR is released. #### **VS Over-Voltage Lockout (OVLO)** If the supply voltage on VS rises above the switch off voltage (V<sub>OVOFF</sub>), all outputs switch off if the over-voltage lockout input bit is set (OVLO = 1), and the PSF error bit is set. The error is not latched. This means that if the VS voltage falls below the switch-on threshold, the power stages restart, and the error flags reset. # **APPLICATION INFORMATION** # **PCB Layout Guidelines** PCB layout is critical for the stable operation. For the best results, follow the guidelines below: - 1. Place a supply-rated X5R or X7R bypass capacitor as close as possible to the IC. - 2. Place as much copper as possible on the long pads. - Place thermal vias inside the pad area to dissipate heat to the copper layers. Place vias just outside the pad area if via-in-pad construction is not applicable. - Place a bulk capacitor on the VS pin to absorb the energy flowing from the motor or power supply. This capacitor should be sized according to the application requirements. Figure 5: Recommended PCB Layout # PACKAGE INFORMATION #### TSSOP-28 EP **TOP VIEW** **RECOMMENDED LAND PATTERN** 0.09 SEE DETAIL "A" **FRONT VIEW** **SIDE VIEW** **BOTTOM VIEW** **DETAIL "A"** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION, OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX. - 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION AET. - 6) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/Reel | Quantity/Tube | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |------------------|------------------------|---------------|---------------|------------------|--------------------------|--------------------------| | MPQ6626GF-AEC1-Z | TSSOP-28EP | 2500 | 50 | 13in | 16mm | 8mm | # **REVISION HISTORY** | Revision # | Revision<br>Date | Description | Pages Updated | |------------|------------------|-----------------|---------------| | 1.0 | 9/24/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.