## **MPQ7200A** 42V, 1.2A Buck-Boost or 3A Buck, 410kHz with FSS, Synchronous LED Driver, AEC-Q100 Qualified ### **DESCRIPTION** The MPQ7200A is a fixed-frequency, constant current buck-boost LED driver with integrated power MOSFETs. It offers a very compact solution to achieve 1.2A of continuous output current (I<sub>OUT</sub>), with excellent load and line regulation across a wide input supply range. The MPQ7200A can also be configured for buck mode to provide up to 3A of continuous load current. Constant frequency hysteretic control mode provides extremely fast transient response without loop compensation. Full protection features include over-current protection (OCP), output over-voltage protection (OVP) and under-voltage protection (UVP), thermal derating (TD), and thermal shutdown (TSD). The fault indicator outputs an active logic low signal if a fault condition occurs. The MPQ7200A requires a minimal number of readily available, standard external components, and is available in a space-saving QFN-19 (3mmx4mm) package. #### **FEATURES** - Built for a Wide Range of Automotive LED Applications: - Wide 6V to 42V Operating Input Range - PWM Dimming (Dimming Frequency from 100Hz to 2kHz) - Internal 500Hz Two-Step Dimming with Configurable Duty Cycle - Available in AEC-Q100 Grade 1 - High Performance for Improved Thermals: - Configurable LED Current without Sensing Resistor - $\sim$ 44mΩ/40mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs - o High-Efficiency Synchronous Mode ### Optimized for EMC/EMI: - Default 410kHz Switching Frequency (f<sub>SW</sub>) with Spread Spectrum - EMI Reduction Technique #### • Full Protection Features: - LED Short (to GND and Battery), LED Open, and Output OVP with Fault Indication - OCP with Latch-Off Mode - Configurable Thermal Derating - Thermal Shutdown #### Fast Control Loop: Band-Band Control #### Additional Features: - Configurable 1.2A in Buck-Boost Mode or 3A in Buck Mode - 5% LED Current Accuracy from 700mA to 1.2A for Buck-Boost or 1A to 2A for Buck - Available in a QFN-19 (3mmx4mm) Package with Wettable Flank #### **APPLICATIONS** - Turn Indicator Lights - Daytime Running Lights (DRLs) - Fog Lights - Rear Lights All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ### TYPICAL APPLICATION Figure 1: Buck Topology (≥14.7kΩ R<sub>IREF</sub>) Figure 2: Buck-Boost Topology (≤9.09kΩ R<sub>IREF</sub>) 2 ### **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating** | |---------------------|------------------|-------------|--------------| | MPQ7200AGLE-AEC1*** | QFN-19 (3mmx4mm) | See Below | 1 | \* For Tape & Reel, add suffix -Z (e.g. MPQ7200AGLE-AEC1-Z). \*\* Moisture Sensitivity Level Rating \*\*\* Wettable Flank ### **TOP MARKING** MPYW 7200 ALLL E MP: MPS prefix Y: Year code W: Week code 7200A: Part number LLL: Lot number E: Wettable lead flank ### **PACKAGE REFERENCE** 3 ## **PIN FUNCTIONS** | FIIN F | PIN FUNCTIONS | | | | | | | | | |-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Pin# | Name | Description | | | | | | | | | 1 | DUTY | <b>Two-step dimming duty setting.</b> Connect a resistor (R <sub>DUTY</sub> ) between DUTY and AGND to set the duty cycle for two-step dimming or disable two-step dimming. The two-step dimming duty cycle can be set between 5% and 15%, with a 1% step. See the Two-Step Dimming section on page 44 for more details. If the DUTY pin is shorted to ground or an open condition is detected before start-up, the part latches off, and FAULT asserts. | | | | | | | | | 2 | NC | No connection. Leave the NC pin floating. | | | | | | | | | 3 | EN/DIM | <b>Enable/dimming control.</b> Pull EN/DIM high to enable the chip. The part starts to sense the different pin configurations at the first positive edge. Once the configuration is terminated, apply an external clock (100Hz to 2kHz) to the EN/DIM pin for PWM dimming ( $R_{DUTY} = 4.87k\Omega$ ). EN/DIM can be connected to VIN through a maximum 100kΩ resistor. In two-step dimming, EN is off and the PWM dimming function is de-activated. Pull EN/DIM above 2.5V for 100% dimming duty; pull it below 1V for a configurable dimming duty set by $R_{DUTY}$ (see Table 1 on page 45). | | | | | | | | | 4, 13 | VIN | <b>Supply voltage.</b> The MPQ7200A operates from a 6V to 42V input rail. An input capacitor (C <sub>IN</sub> ) is required to decouple the input rail. Connect VIN to the input rail using a wide PCB trace. | | | | | | | | | 5, 6,<br>11, 12 | PGND | <b>Power ground.</b> PGND is the reference ground of the power device, including the configuration pins (VCC, IREF, ISET, NTC, and DUTY), so it requires careful consideration when designing the PCB layout. PGND is also usually used to dissipate the thermal heat. | | | | | | | | | 7 | BST | <b>Bootstrap.</b> Connect a capacitor between the SW and BST pins to form a floating supply across the high-side MOSFET driver. A resistor can be placed between SW and the BST capacitor to reduce the SW spike voltage and improve EMI performance. | | | | | | | | | 8, 9 | SW | <b>Switch output.</b> SW is the middle point of the high-side and low-side MOSFETs. The SW node on the PCB should be small and have a wide trace to reduce noise coupling and improve EMI. | | | | | | | | | 10 | FAULT | <b>Fault indicator.</b> FAULT is an open-drain output with an internal $300k\Omega$ pull-up resistor connected to VIN and a $4M\Omega$ pull-down resistor connected to INGND. FAULT pulls low if a fault (LED short, LED open, over-temperature protection, false mode detection, or over-current protection) occurs. FAULT can be continuously connected to VIN through a pull-up resistor. | | | | | | | | | 14 | INGND | <b>VIN, EN/DIM, and FAULT ground for buck-boost topology.</b> For a buck topology, connect INGND to PGND/AGND. | | | | | | | | | 15 | AGND | <b>Analog ground.</b> Reference ground of the logic circuit. Connect AGND to PGND via an external trace. | | | | | | | | | 16 | VCC | Internal bias supply. VCC supplies power to the internal control circuit and gate drivers. A decoupling capacitor (with a real capacitance ≥3µF) must be connected from VCC to ground, and placed close to VCC. Consider the capacitance derating. A 10µF/10V or 16V X7R capacitor is recommended. | | | | | | | | | 17 | IREF | <b>Mode selection and NTC reference current setting.</b> Connect a ≤9.09kΩ resistor to IREF to select buck-boost mode and a ≥14.7kΩ resistor to select buck mode. The voltage of IREF is 0.57V after mode detection finishes. Connect a resistor (R <sub>IREF</sub> ) from IREF to GND to get a reference current (0.57V / R <sub>IREF</sub> ). If the IREF pin is shorted to ground or an open condition is detected, the part latches off and asserts FAULT. The current on the NTC pin is 50 times (buck mode) or 5 times (buck-boost mode) the reference current of IREF. | | | | | | | | | 18 | ISET | <b>LED current set.</b> Connect an external resistor to the ISET pin to set the LED average current. If the ISET pin is shorted to ground or an open condition is detected, the part latches off and asserts FAULT. | | | | | | | | | 19 | NTC | <b>Remote temperature sense.</b> Connect a negative temperature coefficient (NTC) and a resistor network from the NTC pin to AGND to configure the temperature derating starting point. The MPQ7200A provides protections for NTC shorts to PGND, AGND, INGND, and the battery. | | | | | | | | ### ABSOLUTE MAXIMUM RATINGS (1) | V <sub>IN</sub> - V <sub>PGND/AGND</sub> | 0.3V to +50V | |-------------------------------------------|--------------------------------| | V <sub>IN</sub> - V <sub>INGND</sub> | | | VINGND - VPGND/AGND | | | V <sub>FAULT</sub> - V <sub>INGND</sub> | | | V <sub>EN/DIM</sub> - V <sub>INGND</sub> | 0.3V to +5.5V | | V <sub>SW</sub> - V <sub>PGND/AGND</sub> | 0.3V | | to $V_{IN}$ - $V_{PGND/AGND}$ + 0.3V | | | V <sub>BST</sub> | | | V <sub>NTC</sub> - V <sub>PGND/AGND</sub> | 0.3V to +50V | | All other pins - V <sub>PGND/AGND</sub> | 0.3V to +5.5V | | Continuous power dissipation | $(T_A = 25^{\circ}C)^{(2)(6)}$ | | QFN-19 (3mmx4mm) | 3.9W | | Junction temperature | 150°C | | Lead temperature | | | Storage temperature | 65°C to +150°C | ### Electrostatic Discharge (ESD) Rating | Human body model (HB | BM) | Cla | ss 2 <sup>(3)</sup> | |------------------------|------|--------|---------------------| | Charged device model ( | CDM) | )Class | C2b (4) | ### **Recommended Operating Conditions** | Supply voltage (V <sub>IN</sub> - V <sub>PGND</sub> ) | . 6V to 42V | |-------------------------------------------------------|-------------| | LED current (I <sub>LED</sub> ) buck-boost mode | Up to 1.2A | | LED current (I <sub>LED</sub> ) buck mode | Up to 3A | | Operating junction temp (T <sub>1</sub> )40°C | to +150°C | | Thermal Resistance | $oldsymbol{ heta}$ JA | $oldsymbol{ heta}$ JC | |-------------------------|-----------------------|-----------------------| | QFN-19 (3mmx4mm) | | | | JESD51-7 <sup>(5)</sup> | 48 | 11°C/W | | EVQ7200A-L-00A (6) | 32 | 6 °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance, $\theta_{\text{JA}}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D(MAX) = (T_J(MAX))$ - T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Per AEC-Q100-002. - Per AEC-Q100-011. - Measured on JESD51-7, 4-layer PCB. The value of $\theta_{JA}$ given in this table is only valid for comparison with other packages and can't be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. - Measured on MPS standard EVB of MPQ7200A, 4-layer PCB, 2oz, 64mmx64mm. ## **ELECTRICAL CHARACTERISTICS** Buck mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|-------|-------|-------|-------| | Supply current (shutdown) | I <sub>SD</sub> | V <sub>EN</sub> = 0V | | 30 | 80 | μΑ | | Supply current (quiescent) | lα | V <sub>EN</sub> = 2V, no switching, I <sub>REF</sub> float (exclude I <sub>IREF</sub> and NTC current) | | 1.2 | 2 | mA | | HS switch on resistance LS switch on resistance Switch leakage Peak current limit (7) ZCD (7) Switching/oscillator frequency Minimum on time (7) Minimum off time (7) Maximum duty cycle (7) Spread spectrum Frequency (7) | | FAULT latch | | | 2 | mA | | US awitch on registance | HS <sub>RDS-ON</sub> | $V_{BST-SW} = 5V$ , $R_{ISET} = 13.3k\Omega$ | | 44 | 85 | mΩ | | no switch on resistance | HORDS-ON | $V_{BST-SW} = 5V$ , $R_{ISET} = 40.2k\Omega$ | | 85 | 160 | mΩ | | LS switch on resistance | LS <sub>RDS-ON</sub> | $V_{CC} = 5.2V$ , $R_{ISET} = 13.3k\Omega$ | | 40 | 80 | mΩ | | Lo switch on resistance | LORDS-ON | $V_{CC} = 5.2V$ , $R_{ISET} = 40.2k\Omega$ | | 80 | 150 | mΩ | | Switch leakage | SW <sub>LKG</sub> | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 13.5V, T <sub>J</sub> = 25°C | | | 1 | μΑ | | Switch leakage | SVVLKG | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 13.5V | | | 8 | μA | | Dook ourront limit (7) | l | $R_{ISET} = 40.2k\Omega$ | 2.65 | 3.15 | 3.65 | Α | | reak current limit (7 | ILIMIT_PEAK | $R_{ISET} = 13.3k\Omega$ | 5.3 | 6.3 | 7.3 | Α | | ZCD (7) | | | | 50 | | mA | | Switching/oscillator frequency | fsw | FSS activated | 320 | 410 | 500 | kHz | | Minimum on time (7) | ton_min | | | 55 | 80 | ns | | Minimum off time (7) | t <sub>OFF_MIN</sub> | | | 75 | 100 | ns | | Maximum duty cycle (7) | D <sub>MAX</sub> | Low dropout | 95 | 98 | | % | | Spread spectrum<br>Frequency <sup>(7)</sup> | | | | 15 | | kHz | | Spread spectrum<br>Frequency range (7) | | | | ±10% | | fsw | | LED current | l | $R_{ISET} = 13.3k\Omega$ , $T_J = 25$ °C to $100$ °C | 1.14 | 1.2 | 1.26 | _ | | LED current | ILED | $R_{ISET} = 13.3k\Omega$ | 1.02 | 1.2 | 1.38 | Α | | LED current threshold for MOSFET cut | I <sub>LED_CUT</sub> | | | 600 | 700 | mA | | ISET voltage | VISET | I <sub>ISET</sub> = 45µA | 0.578 | 0.592 | 0.606 | V | | ISET current threshold for | | I <sub>LED</sub> < I <sub>LED_CUT</sub> | 80 | 120 | 160 | μΑ | | pin short | | ILED > ILED_CUT | 180 | 220 | 260 | μΑ | | ISET current threshold for pin open | | | 0.5 | 1.4 | 5 | μA | | EN rising threshold | V <sub>EN_RISING</sub> | Ven - Vingnd | 1.2 | 1.67 | 2.5 | V | | EN falling threshold | VEN_FALLING | Ven - Vingnd | 1 | 1.58 | 2.2 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | VEN - VINGND | | 100 | | mV | | EN input current | le | VEN - VINGND = 2V | | 2 | 8 | μA | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> - V <sub>INGND</sub> = 0V | | 0 | 0.2 | μA | Buck mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------|-----------------------|--------------------------------------|-------|-------|-------|-------| | EN turn-off delay | EN <sub>TD-OFF</sub> | | 10 | 25 | 45 | ms | | VIN under-voltage lockout rising threshold | INUV <sub>VTH_R</sub> | Vin - Vingnd | 5.75 | 6 | 6.25 | V | | VIN under-voltage lockout falling threshold | $INUV_{VTH\_F}$ | Vin - Vingnd | 4.5 | 4.9 | 5.2 | V | | VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub> | Vin - Vingnd | | 1.1 | | V | | VCC under-voltage lockout rising threshold | V <sub>CC_VTH</sub> | V <sub>CC</sub> - V <sub>AGND</sub> | 4.4 | 4.7 | 5 | V | | VCC under-voltage lockout falling threshold | | Vcc - Vagnd | 3.4 | 4.05 | 4.7 | V | | VCC under-voltage lockout threshold hysteresis | V <sub>CC_HYS</sub> | Vcc - Vagnd | | 650 | | mV | | VCC regulator | Vcc | Icc = 0mA | 4.9 | 5.1 | 5.3 | V | | VCC load regulation | | Icc = 20mA | 4.7 | | | V | | VCC max current ability | | Vcc = Vcc_uvlo + 100mV, no switching | 50 | 80 | 120 | mA | | VCC source current ability (7) | | Vcc = Vcc_uvlo + 100mV, switching | | 25 | | mA | | DUTY source current | I <sub>DUTY</sub> | I <sub>DUTY1</sub> | 40 | 45 | 50 | μA | | DOTT Source current | IDUTY | I <sub>DUTY2</sub> | 540 | 600 | 650 | μA | | V <sub>DUTY</sub> threshold maxim | | IDUTY1 and IDUTY2 | 3.287 | 3.355 | 3.422 | V | | V <sub>DUTY</sub> threshold minimum <sup>(7)</sup> | | IDUTY1 and IDUTY2 | 0.28 | 0.302 | 0.34 | V | | Two-step dimming frequency (7) | | | | 500 | | Hz | | Output under-voltage threshold | $UV_{VTH}$ | | 0.6 | 1.1 | 1.7 | V | | LED low current threshold | | ILED_SETTING < ILED_CUT | 45 | 60 | 75 | mA | | LED low current timeshold | | ILED_SETTING > ILED_CUT | 100 | 120 | 150 | mA | | FAULT assertion delay time during start-up | <b>t</b> ft-d-start | | 25 | 35 | 40 | ms | | FAULT assertion deglitch time after start-up (7) | t <sub>FT-D</sub> | | | 20 | | μs | | FAULT assertion low sink | IFAULT_SINK | VFAULT = 12V | 10 | 30 | 50 | mA | | current ability | IFAULI_SINK | VFAULT = 0.2V | 5 | 12 | | mA | | FAULT threshold for part shutdown | | | 2.8 | 3.2 | 3.7 | V | | FAULT pull-up resistor | | | 100 | 300 | 500 | kΩ | | FAULT pull-down resistor | | | 2000 | 4000 | 6000 | kΩ | | IREF current for mode detection | | | 200 | 240 | 280 | μA | Buck mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|--------|---------------------------------------------------|-------|------|-------|-------| | VIREF threshold for mode detection | | | 2.6 | 2.7 | 2.8 | V | | IREF voltage | VIREF | Iref = 20µA | 0.50 | 0.57 | 0.63 | V | | IREF current threshold for pin short detection | | | 60 | 90 | 120 | μΑ | | IREF current threshold for pin open detection | | | | 3 | 6 | μΑ | | NTC source current | Intc | V <sub>NTC</sub> = 1.25V, I <sub>REF</sub> = 20µA | 925 | 1020 | 1060 | μA | | NTC valtage for eurrent densing | | I <sub>LED</sub> = 98% of nominal | -2.5% | 1.25 | +2.5% | V | | NTC voltage for current derating | | I <sub>LED</sub> = 58% of nominal | -2.5% | 0.65 | +2.5% | V | | V <sub>NTC</sub> threshold for OTP | | | | 0.37 | | V | | V <sub>NTC</sub> deglitch time for OTP | | V <sub>NTC</sub> = 0.3V | 180 | 256 | 320 | μs | | V <sub>NTC</sub> recovery threshold for OTP | | Intc1 | | 0.48 | | V | | Thermal shutdown (7) | | | 155 | 170 | 185 | °C | Buck-boost mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------| | Supply current (shutdown) | I <sub>SD</sub> | V <sub>EN</sub> = 0V | | 30 | 80 | μA | | Supply current (quiescent) | ΙQ | V <sub>EN</sub> = 2V, no switching, IREF floating (exclude I <sub>IREF</sub> and I <sub>NTC</sub> current) | | 1.2 | 2 | mA | | | | FAULT latch | | | 2 | mA | | HS switch on resistance | HS <sub>RDS-ON</sub> | $V_{BST-SW} = 5V$ , $R_{ISET} = 13.3k\Omega$ | | 44 | 85 | mΩ | | LS switch on resistance | LS <sub>RDS-ON</sub> | $V_{CC} = 5.2V$ , $R_{ISET} = 13.3k\Omega$ | | 40 | 80 | mΩ | | Switch leakage | SWLKG | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 13.5V, T <sub>J</sub> = 25°C | | | 1 | μΑ | | - Witom leakage | OVVLNG | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 13.5V | | | 8 | μA | | Peak current limit (7) | ILIMIT_PEAK | | 5.3 | 6.3 | 7.3 | Α | | ZCD (7) | | | | 50 | | mA | | Switching/oscillator frequency | fsw | FSS activated | 320 | 410 | 500 | kHz | | Minimum on time (7) | ton_min | | | 55 | 80 | ns | | Minimum off time (7) | t <sub>OFF_MIN</sub> | | | 75 | 100 | ns | | Maximum duty cycle (7) | D <sub>MAX</sub> | Low dropout | 95 | 98 | | % | | Spread spectrum frequency (7) | | | | 15 | | kHz | | Spread spectrum frequency range (7) | | | | ±10% | | fsw | | | | $R_{ISET} = 21.5k\Omega$ , $T_J = 25$ °C to 100°C | 0.7125 | 0.75 | 0.7875 | Α | | LED current | l | $R_{ISET} = 21.5k\Omega$ | 0.6375 | 0.75 | 0.8625 | A | | LED current | ILED | $R_{ISET} = 13.3k\Omega$ , $T_J = 25$ °C to 100°C | 1.14 | 1.2 | 1.26 | A | | | | $R_{ISET} = 13.3k\Omega$ | 1.02 | 1.2 | 1.38 | | | ISET voltage | VISET | liset = 45µA | 0.578 | 0.592 | 0.606 | V | | Power derating ratio | | V <sub>IN</sub> = 6.6V, V <sub>ISET</sub> respect to nominal | 91.5 | 95 | 98.5 | % | | rower derailing ratio | | V <sub>IN</sub> = 5.3V, V <sub>ISET</sub> respect to nominal | 72.5 | 76 | 79.5 | % | | ISET current threshold for pin short | | | 90 | 110 | 130 | μA | | ISET current threshold for pin open | | | 0.5 | 1.4 | 5 | μA | | EN rising threshold | V <sub>EN_RISING</sub> | V <sub>EN</sub> - V <sub>INGND</sub> | 1.2 | 1.67 | 2.5 | V | | EN falling threshold | VEN_FALLING | VEN - VINGND | 1.0 | 1.58 | 2.2 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | Ven - Vingnd | | 100 | | mV | | EN input ourrent | 1 | V <sub>EN</sub> = 2V | | 2 | 8 | μA | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 0V | | 0 | 0.2 | μA | | EN turn-off delay | t <sub>EN-D-OFF</sub> | | 10 | 25 | 45 | ms | Buck-boost mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|-----------------------|--------------------------------------|-------|-------|-------|-------| | VIN under-voltage lockout rising threshold | INUV <sub>VTH_R</sub> | Vin - Vingnd | 5.75 | 6 | 6.25 | V | | VIN under-voltage lockout falling threshold | INUV <sub>VTH_F</sub> | Vin - Vingnd | 4.5 | 4.9 | 5.2 | V | | VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub> | V <sub>IN</sub> - V <sub>INGND</sub> | | 1.1 | | V | | VCC under-voltage lockout rising threshold | Vcc_vтн | Vcc - Vagnd | 4.4 | 4.7 | 5 | V | | VCC under-voltage lockout falling threshold | | Vcc - Vagnd | 3.4 | 4.05 | 4.7 | V | | VCC under-voltage lockout threshold hysteresis | V <sub>CC_HYS</sub> | Vcc - Vagnd | | 650 | | mV | | VCC regulator | Vcc | Ivcc = 0mA | 4.9 | 5.1 | 5.3 | V | | VCC load regulation | | I <sub>VCC</sub> = 20mA | 4.7 | | | V | | VCC max current ability | | Vcc = Vcc_uvlo + 100mV, no switching | 50 | 80 | 120 | mA | | VCC source current ability (7) | | Vcc = Vcc_uvlo + 100mV, switching | | 25 | | mA | | DUTY course coursest | | I <sub>DUTY1</sub> | 40 | 45 | 50 | μA | | DUTY source current | IDUTY | I <sub>DUTY2</sub> | 540 | 600 | 650 | μΑ | | VDUTY threshold maxim | | IDUTY1 and IDUTY2 | 3.287 | 3.355 | 3.422 | V | | VDUTY threshold minimum (7) | | IDUTY1 and IDUTY2 | 0.28 | 0.302 | 0.34 | V | | Two-step dimming frequency (7) | | | | 500 | | Hz | | Output over-voltage threshold | ОV <sub>VTH</sub> | Vingnd - Vagnd | 19.5 | 20.5 | 21.5 | V | | Output under-voltage threshold | UV <sub>VTH</sub> | Vingnd - Vagnd | 1 | 1.35 | 1.7 | V | | VIN load dump protection threshold | | | 38 | 40 | 42 | V | | VIN load dump protection falling threshold | | | 37 | 39 | 41 | V | | VIN load dump protection hysteresis | | | | 1 | | V | | Output discharge current for | | VINGND - VPGND > 5V | 40 | 100 | 180 | mA | | load dump protection | | VINGND - VPGND = 1V | 20 | 45 | 90 | mA | | FAULT assertion delay time when startup | tft-d-start | | 25 | 35 | 40 | ms | | FAULT assertion deglitch time after startup | t <sub>FT-D</sub> | _ | | 20 | | μs | Buck-boost mode, $V_{IN}$ = 13.5V, $V_{EN}$ = 2V, $T_J$ = -40°C to +150°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|------------------|-----------------------------------------------------|-------|------|-------|-------| | FAULT assertion low sink | IFAULT_SINK | V <sub>FAULT</sub> = 12V | 10 | 30 | 50 | mA | | current ability | | V <sub>FAULT</sub> = 0.2V | 5 | 12 | | mA | | FAULT threshold for part shutdown | | | 2.8 | 3.2 | 3.7 | V | | FAULT pull-up resistor | | | 100 | 300 | 500 | kΩ | | FAULT pull-down resistor | | | 2000 | 4000 | 6000 | kΩ | | IREF current for mode detection | | | 200 | 240 | 280 | μΑ | | V <sub>IREF</sub> threshold for mode detection | | | 2.6 | 2.7 | 2.8 | V | | IREF voltage | Viref | liref = 20µA | 0.50 | 0.57 | 0.63 | V | | IREF current threshold for pin short detection | | | 600 | 900 | 1200 | μA | | IREF current threshold for open pin detection | | | | 40 | 70 | μΑ | | NTC source current | I <sub>NTC</sub> | V <sub>NTC</sub> = 1.25V, I <sub>IREF</sub> = 200μA | 925 | 1020 | 1060 | μΑ | | NTC voltage for current | | I <sub>LED</sub> = 98% of nominal | -2.5% | 1.25 | +2.5% | V | | derating | | I <sub>LED</sub> = 76% of nominal | -2.5% | 0.65 | +2.5% | V | | V <sub>NTC</sub> threshold for OTP | | | | 0.37 | | V | | V <sub>NTC</sub> deglitch time for OTP | | V <sub>NTC</sub> = 0.3V | 180 | 256 | 320 | μs | | V <sub>NTC</sub> recovery threshold for OTP | | Intc1 | | 0.48 | | V | | Thermal shutdown (7) | | | 155 | 170 | 185 | °C | ### Note: <sup>7)</sup> Not tested in production. Guaranteed by design and characterization. ### TYPICAL CHARACTERISTICS $V_{IN} = 12V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. $V_{IN} = 12V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. $V_{IN} = 12V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ## Variation $V_{IN} = 13.5V, 1 LED (V_{LED} = 3V)$ I<sub>LED</sub> Precision vs. Inductor Value ## I<sub>LED</sub> Precision vs. HS-FET **Temperature Sense** I<sub>LED</sub> Precision vs. LS-FET **Temperature Sense** #### **VIN Slow Ramp Up and Down** 2 LEDs (VLED = 6V), ILED = 1.2A, VIN = 0V to 20V, 0.001V/ms #### **VIN Slow Ramp Up and Down** 1 LED ( $V_{LED} = 3V$ ), $I_{LED} = 1.2A$ , $V_{IN} = 0V$ to 20V, 0.001V/ms ### TYPICAL PERFORMANCE CHARACTERISTICS Buck mode, $V_{IN}$ = 12V, 2 LEDs in series ( $V_{LED}$ = 6V), $I_{LED}$ = 3A, L = 10 $\mu$ H, $f_{SW}$ = 410kHz, with EMI filters, $T_A$ = 25°C, unless otherwise noted. (8) ## **CISPR25 Class 5 Peak Conducted Emissions** 150kHz to 108MHz ## **CISPR25 Class 5 Average Conducted Emissions** 150kHz to 108MHz ### CISPR25 Class 5 Peak Radiated Emissions 150kHz to 30MHz ### CISPR25 Class 5 Average Radiated Emissions 150kHz to 30MHz ### CISPR25 Class 5 Peak Radiated Emissions Horizontal, 30MHz to 200MHz ## CISPR25 Class 5 Average Radiated Emissions Horizontal, 30MHz to 200MHz Buck mode, $V_{IN}$ = 12V, 2 LEDs in series ( $V_{LED}$ = 6V), $I_{LED}$ = 3A, L = 10 $\mu$ H, $f_{SW}$ = 410kHz, with EMI filters, $T_A$ = 25°C, unless otherwise noted. (8) ### CISPR25 Class 5 Peak Radiated Emissions Vertical, 30MHz to 200MHz # CISPR25 Class 5 Peak Radiated Emissions Horizontal, 200MHz to 1GHz ### CISPR25 Class 5 Peak Radiated Emissions Vertical, 200MHz to 1GHz ## **CISPR25 Class 5 Average Radiated Emissions** Vertical, 30MHz to 200MHz ## CISPR25 Class 5 Average Radiated Emissions Horizontal, 200MHz to 1GHz ## CISPR25 Class 5 Average Radiated Emissions Vertical, 200MHz to 1GHz #### Notes: 8) The MPQ7200A buck mode EMC test results are based on the application circuit with EMI filters (see Figure 9 on page 54). Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. #### Note: 9) The efficiency and thermal curve is based on Figure 9 when R<sub>BST</sub> = 0Ω, and the output and input filters have been removed. L = 10µH: XAL5050-103MEB, L=15µH: XAL4040-153MEB. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED} = 6V$ ), $V_{IN} = 13.5V$ , $I_{LED} = 3A$ , $f_{SW} = 410kHz$ , $L = 10\mu H$ , $T_A = 25^{\circ}C$ , unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED}$ = 6V), $V_{IN}$ = 13.5V, $I_{LED}$ = 3A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED} = 6V$ ), $V_{IN} = 13.5V$ , $I_{LED} = 3A$ , $f_{SW} = 410kHz$ , $L = 10\mu H$ , $T_A = 25^{\circ}C$ , unless otherwise noted. Buck mode, 2 LEDs ( $V_{LED} = 6V$ ), $V_{IN} = 13.5V$ , $I_{LED} = 3A$ , $f_{SW} = 410kHz$ , $L = 10\mu H$ , $T_A = 25^{\circ}C$ , unless otherwise noted. Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck-boost mode, 4 LEDs ( $V_{LED} = 12V$ ), $V_{IN} = 13.5V$ , $I_{LED} = 1.2A$ , $f_{SW} = 410kHz$ , $L = 10\mu H$ , $T_A = 25^{\circ}C$ , unless otherwise noted. ## **VIN Slow Ramp Up and Down** ## $\mathbf{I}_{\text{LED}}$ Precision vs. Inductor Value Variation ### I<sub>LED</sub> Precision vs. LS-FET **Temperature Sense** #### **VIN Slow Ramp Up and Down** Buck-boost mode, $V_{IN}$ = 12V, 4 LEDs in series ( $V_{LED}$ = 12V), $I_{LED}$ = 1.2A, L = 10 $\mu$ H, $f_{SW}$ = 410kHz, with EMI filters, $T_A$ = 25°C, unless otherwise noted. (10) ## **CISPR25 Class 5 Peak Conducted Emissions** 150kHz to 108MHz ## **CISPR25 Class 5 Average Conducted Emissions** 150kHz to 108MHz ### CISPR25 Class 5 Peak Radiated Emissions 150kHz to 30MHz ## CISPR25 Class 5 Average Radiated Emissions 150kHz to 30MHz ### CISPR25 Class 5 Peak Radiated Emissions Horizontal, 30MHz to 200MHz ## **CISPR25 Class 5 Average Radiated Emissions** Horizontal, 30MHz to 200MHz Buck-boost mode, $V_{IN}$ = 12V, 4 LEDs in series ( $V_{LED}$ = 12V), $I_{LED}$ = 1.2A, L = 10 $\mu$ H, $f_{SW}$ = 410kHz, with EMI filters, $T_A$ = 25°C, unless otherwise noted. (10) ### CISPR25 Class 5 Peak Radiated Emissions Vertical, 30MHz to 200MHz # CISPR25 Class 5 Average Radiated Emissions Vertical, 30MHz to 200MHz ## CISPR25 Class 5 Peak Radiated Emissions Horizontal, 200MHz to 1GHz ## CISPR25 Class 5 Average Radiated Emissions Horizontal, 200MHz to 1GHz ### CISPR25 Class 5 Peak Radiated Emissions Vertical, 200MHz to 1GHz ## CISPR25 Class 5 Average Radiated Emissions Vertical, 200MHz to 1GHz #### Notes: 10) The MPQ7200A buck-boost mode EMC test results are based on the application circuit with EMI filters as shown in Figure 10 on page 54. Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. #### Note: 11) The efficiency and thermal curve is based on Figure 10, but $R_{BST} = 0\Omega$ , and remove the input and output filters. L = 10 $\mu$ H: VCHA075D-100MS6; L=15 $\mu$ H: XAL4040-153MEB. Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. Buck-boost mode, 4 LEDs ( $V_{LED} = 12V$ ), $V_{IN} = 13.5V$ , $I_{LED} = 1.2A$ , $f_{SW} = 410kHz$ , $L = 10\mu H$ , $T_A = 25^{\circ}C$ , unless otherwise noted. Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. CH3: V<sub>IN</sub> CH2: VFAULT CH4: V<sub>DUTY</sub> CH1: V<sub>SW</sub> CH2: V<sub>FAULT</sub> CH3: V<sub>IN</sub> CH4: DUTY CH1: V<sub>SW</sub> # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Buck-boost mode, 4 LEDs ( $V_{LED}$ = 12V), $V_{IN}$ = 13.5V, $I_{LED}$ = 1.2A, $f_{SW}$ = 410kHz, L = 10 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. #### **DUTY Short before VIN Start-Up** ## **DUTY Open before VIN Start-Up** #### **FAULT Short during VIN Start-Up** #### **FAULT Short after VIN Start-Up** # False Mode Detection during VIN Start-Up 10ms/div. # **FUNCTIONAL BLOCK DIAGRAM** Figure 3: Functional Block Diagram ## **OPERATION** The MPQ7200A is a fixed-frequency, synchronous, rectified, buck or buck-boost, switch-mode LED driver with built-in power MOSFETs. The device offers a very compact solution to achieve 1.2A of continuous output current in a buck-boost topology and 3A in a buck topology. It also provides excellent load and line regulation across the 6V to 42V input supply range. ### **Fixed Frequency Band-Band Control** The MPQ7200A uses fixed frequency bandband control with a spread spectrum technique to reduce EMC noise. When compared to fixed-frequency PWM control, band-band control offers the advantages of simpler control loop and faster transient response. Even without an output capacitor, the loop is stable. Band-band control compares the inductor current to two internal thresholds: IBANDPEAK and IBANDVALLEY. When the inductor current exceeds $I_{BANDPEAK}$ , the high-side MOSFET (HS-FET) turns off. When the inductor current drops below $I_{BANDVALLEY}$ , the HS-FET turns on. ( $I_{BANDPEAK}$ + $I_{BANDVALLEY}$ ) / 2 is controlled by a PID loop to regulate the LED current ( $I_{LED}$ ). $I_{BANDPEAK}$ - $I_{BANDVALLEY}$ is controlled by a PLL loop to regulate the switching frequency to be about 410kHz. If the minimum on time ( $I_{ON\_MIN}$ ) or minimum off time ( $I_{OFF\_MIN}$ ) is triggered, the switching frequency drops, and the switching frequency can be calculated with (D / $I_{ON\_MIN}$ ) or [(1 - D) / $I_{OFF\_MIN}$ ]. Where D is the required duty cycle, and $I_{ON\_MIN}$ and $I_{OFF\_MIN}$ are both 80ns maximum. The additional spread spectrum uses a 15kHz modulation frequency with a triangular profile to spread the internal oscillator frequency across a ±10% nominal switching frequency window. #### **Middle Point Inductor Current Sense** The MPQ7200A senses $I_{\text{LED}}$ by sensing the middle point of the inductor current ( $I_{\text{LMID}}$ ). $I_{\text{LMID}}$ is sensed through the HS-FET or low-side MOSFET (LS-FET) depending on the duty cycle. $I_{\text{LMID}}$ is sensed through the HS-FET when the duty exceeds $D_{\text{TH\_H}}$ (55% in buck mode or 60% in buck-boost mode), or it is sensed through LS-FET when the duty cycle is below $D_{\text{TH\_L}}$ (45% in buck mode or 40% in buck-boost mode). A duty cycle hysteresis (D<sub>TH\_HYS</sub>, 10% in buck mode or 20% in buck-boost mode) prevents the current sense from switching between HS-FET and LS-FET at critical duty cycles (see Figure 4). Figure 4: Current-Sense MOSFET vs. Duty Cycle $I_{LED}$ is equal to $I_{LMID}$ in buck topologies. The LED current is equal to $I_{LMID}$ x $V_{IN}$ / ( $V_{IN}$ + $V_{OUT}$ ) in buck-boost topologies. ## Selecting Buck Mode or Buck-Boost Mode The MPQ7200A can be configured to a buck or buck-boost topology by connecting a different resistor (R<sub>IREF</sub>) at the IREF pin. $I_{LMID}$ is sensed through the sensing FET. $I_{LED}$ is equal to $I_{LMID}$ in buck topologies, while it is equal to $I_{LMID}$ x $V_{IN}$ / ( $V_{IN}$ + $V_{OUT}$ ) in buck-boost topologies. Mode detection starts when $V_{CC}$ reaches its under-voltage lockout (UVLO) threshold (about 4.7V). A 240μA current source ( $I_{IREF\_DET}$ ) flows from the IREF pin to detect the resistor's voltage value during start-up. If the voltage generated by $I_{IREF\_DET}$ x $R_{IREF}$ < 2.6V, buck-boost mode is selected. Buck mode is selected when $I_{IREF\_DET}$ x $R_{IREF}$ > 2.8V. This means that the corresponding $R_{IREF}$ for buck-boost mode is ≤9.09kΩ, or ≥14.7kΩ for buck mode. To avoid an IREF short fault in buck-boost mode, set the resistor between 1.05kΩ and 9.09kΩ. To avoid an IREF open fault in buck mode, set the resistor between 14.7kΩ and 80.6kΩ. Once detection finishes, the mode is latched, and $I_{IREF}$ (0.57V / $R_{IREF}$ ) becomes the reference for the NTC pin current. The latched mode signal is reset by $V_{CC}$ UVLO, but it cannot be reset by pulling EN/DIM low. An internal 1MHz filter works with the 250µs deglitch time to protect the part from false mode detection, which can be caused by noise coupling at the pin. To ensure that the detected mode is consistent with the real topology connected, the $V_{INGND}$ - $V_{PGND}$ voltage is monitored. If the mode is detected as buck mode while $V_{INGND}$ - $V_{PGND}$ exceeds 1.35V, the part latches off and FAULT asserts low. If the mode is detected as buck-boost mode while $V_{INGND}$ - $V_{PGND}$ is below 1.35V (detected as an output under-voltage (UV) condition), the part latches off and FAULT asserts low. ## **Internal Regulator** The 5.1V internal regulator (VCC) powers most of the internal circuitries. VCC rises after $V_{\text{IN}}$ reaches its rising UVLO threshold, regardless of whether EN is high or low. VCC is a reference to PGND/AGND, but not INGND. This means that INGND is not the reference ground for VCC in buck-boost mode. A lower-value VCC capacitor can cause VCC voltage ringing and lead to unstable switching. It is recommended to place a ≥3µF decoupling ceramic capacitor at the VCC pin. When choosing the capacitor, consider capacitance derating to ensure that the capacitance exceeds or is equal to 3µF. A 10µF capacitor with X7R dielectrics and a ≥10V DC voltage rating is recommended. V<sub>CC</sub> has its own UVLO threshold, with a 4.7V rising threshold and a 4.05V falling threshold. Besides powering internal circuitries. VCC can also power external circuitries in the system with a current capability of 25mA. # Continuous Conduction Mode (CCM) and Discontinuous Conduction Mode (DCM) The MPQ7200A uses continuous conduction mode (CCM) to ensure that the part works with a fixed frequency from the minimum load to full-load range. The advantages of CCM are its controllable frequency and lower output ripple under light loads. When $I_{BANDVALLEY} = 0A$ , the MPQ7200A enters discontinuous conduction mode (DCM). In DCM, the LS-FET acts as an ideal diode. Ensure that the part does not enter DCM, even during start-up or power derating, by selecting an appropriate inductor. Otherwise, LED current precision cannot be guaranteed. #### **Enable Control (EN)** When the two-step dimming function is not active, EN/DIM is a control pin that turns the LED driver on and off. Drive $V_{\text{EN/DIM}}$ - $V_{\text{INGND}}$ above 1.67V to turn on the regulator; drive it below 1.58V for 600mA. The MOSFET is fully on in buck-boost mode, and the current limit stays at 6.3A. longer than 25ms to turn off the device and reset FAULT. When two-step dimming is activated, the MPQ7200A turns on when $V_{\text{IN}}$ and $V_{\text{CC}}$ exceed their UVLO thresholds, and EN/DIM is configured to be the two-step dimming control pin. Drive EN/DIM high to select a 100% dimming duty, or drive it low to select a configurable dimming duty set by the DUTY pin. The EN/DIM pin cannot reset FAULT in two-step dimming mode. Connect EN/DIM to VIN through a resistor in both buck and buck-boost mode. If the enable function is not required in buck mode, connect EN/DIM to VCC. EN/DIM can be floated to shut down the chip due to the internal 1M $\Omega$ resistor connected from EN/DIM to INGND. An integrated Zener diode is placed in parallel with the EN/DIM pin to clamp its voltage to about 7V. This internal Zener diode can handle a 1mA current for load dump voltages up to 100V when a 100k $\Omega$ resistor is connected between the car battery (V<sub>BATT</sub>) and EN/DIM. #### **ISET** The LED average current can be configured by a resistor (R<sub>ISET</sub>) connected at the ISET pin. The LED current (I<sub>LED</sub>) can be calculated with Equation (1): $$I_{LED}(A) = 16 / R_{ISET}(k\Omega)$$ (1) The nominal voltage ( $V_{ISET}$ ) of the ISET pin is about 0.592V. $V_{ISET}$ can be adjusted below 0.592V to decrease the LED current in power derating or thermal derating. During the mode detection period at start-up in buck mode, the ISET current is monitored to detect if $I_{LED}$ is above or below 600mA. If $I_{ISET} > 22.2\mu A$ during this period, $I_{LED}$ is detected to be >600mA, and the MOSFETs fully turn on. If $I_{LED}$ is detected to be <600mA, half of the LSFETs and HS-FETs turn off to improve current-sense accuracy. When the MOSFETs cut off by half, the current limit drops from 6.3A to 3.15A. The signal that indicates if $I_{LED}$ is above or below 600mA is latched once detection finishes. This signal can only be reset by $V_{CC}$ UVLO. After LED current detection, the MOSFET's $R_{DS(ON)}$ does not change, even if $I_{LED}$ rises above or falls below During normal operation, the ISET pin is continuously monitored to detect open or short to GND conditions. If the ISET current rises above this threshold, the device detects a short to ground condition. If $I_{LED}$ is set below 600mA, the ISET current threshold for short detection is 120 $\mu$ A (corresponding to a 4.9 $k\Omega$ resistor or 3.24A $I_{LED}$ ). If the LED current is set above 600mA, the threshold is 220 $\mu$ A (corresponding to a 2.7 $k\Omega$ resistor or 5.9A $I_{LED}$ ). When the ISET current is below $1.4\mu A$ (corresponding to $428k\Omega$ resistor or 37.3mA ILED), a pin open fault is detected. The part latches off once the ISET pin detects a short or open fault, regardless of whether FAULT asserts or not. FAULT asserts low immediately if an ISET short or open condition is detected after start-up. There is a 20ms to 45ms delay for FAULT assertion if a short or open condition is detected during start-up #### **IREF** The IREF pin configures the device for buck mode or buck-boost mode, then it sets the current in the external NTC. After mode detection finishes, the voltage ( $V_{IREF}$ ) on the IREF pin is set to 0.57V with a 10.5% tolerance. Connect a resistor between IREF and GND to obtain a current ( $I_{IREF}$ ) equal to 0.57V / $R_{IREF}$ . This current is used as a reference current for the NTC's current source. Note that the NTC current is 50 x $I_{IREF}$ in buck mode and 5 x $I_{IREF}$ in buck-boost mode. The IREF pin is continuously monitored to detect open and short to GND conditions. If the IREF current exceeds $90\mu A$ in buck mode (corresponding to a $6.3k\Omega$ resistor) or $900\mu A$ in buck-boost mode (corresponding to a $0.63k\Omega$ resistor), the pin detects a short to GND condition. If the IREF current is below $3\mu A$ in buck mode (corresponding to a $190k\Omega$ resistor) or $40\mu A$ in buck-boost mode (corresponding to a $14.3k\Omega$ resistor), the pin detects an open fault. The part latches off once the IREF pin detects a short or open condition, regardless of whether FAULT asserts. FAULT asserts low immediately if a short or open fault occurs after start-up. There is a 30ms to 40ms delay for FAULT Once two-step dimming is activated, the EN/DIM pin is used as the input pin to select whether the dimming is high or low. When the EN/DIM pin is assertion if a short or open condition is detected during start-up. ## **PWM Dimming** When two-step dimming is deactivated ( $R_{DUTY} = 4.87 k\Omega$ ), an external 100Hz to 2kHz PWM waveform can be applied to the EN/DIM pin. In external PWM dimming mode, the MPQ7200A stops switching when EN/DIM is below 1.58V and $I_{LED}$ is 0A. The device resumes normal operation with a nominal LED current when EN/DIM exceeds 1.67V. The average LED current is proportional to the PWM duty, and its accuracy can be up to $\pm 15\%$ when $V_{IN} = 13.5V \pm 0.5V$ , and $T_{II}$ is between 25°C and 100°C. Note that EN/DIM should be high for longer than 100µs. Otherwise, the part may stop switching and latch due to an LED open condition. To avoid this, the EN/DIM voltage should not be low for longer than 10ms (EN/DIM turn-off delay). #### **Two-Step Dimming** When $V_{CC}$ reaches its UVLO rising threshold (4.7V), two-step dimming detection is activated on the DUTY pin. A 45 $\mu$ A current source ( $I_{DUTY1}$ ) with a ±11% tolerance flows through the resistor between the DUTY pin and GND. If the generated voltage ( $V_{DUTY}$ ) exceeds 3.347V, an open fault is detected, the part latches off, and FAULT asserts. If 0.302V < $V_{DUTY}$ < 3.347V, the two-step dimming function is activated, and the two-step dimming duty cycle is selected using Table 1 on page 45. If $V_{DUTY}$ is below 0.302V, the DUTY current source rises to 600µA ( $I_{DUTY2}$ ) with a ±8.75% tolerance to detect $V_{DUTY}$ again. If $V_{\text{DUTY}} > 2.235 \text{V}$ at this point, two-step dimming is disabled. Then the MPQ7200A can be turned on/off through EN/DIM, or it can work in normal PWM dimming by applying a dimming signal at EN/DIM. If $V_{\text{DUTY}} < 0.302 \text{V}$ , a short fault is detected, the part latches off, and FAULT asserts. If $0.302 \text{V} < V_{\text{DUTY}} < 2.235 \text{V}$ , two-step dimming is reactivated and the two-step dimming duty cycle is determined by $V_{\text{DUTY}}$ . After this detection, the duty is not affected by changing $V_{\text{DUTY}}$ , even if the DUTY pin is opened or shorted to GND. high, the device operates at a 100% dimming duty cycle; when EN/DIM pin is low, the duty cycle is determined by I<sub>DUTY</sub> and V<sub>DUTY</sub>. The device can switch between dimming values in less than 20ms. Configurable dimming is implemented as PWM dimming, but not analog dimming. When two-step dimming is activated at $I_{DUTY1}$ , the dimming duty can be set between 15% and 10% with a 1% step. The corresponding typical $V_{DUTY}$ is between 3.347V and 0.302V, with a 33% decrement for each step. When two-step dimming is activated at $I_{DUTY2}$ , the dimming duty can be set between 9% and 5% with a 1% step. The corresponding $V_{DUTY}$ is between 2.235V and 0.302V, with a 33% decrement for each step. Table 1 shows the relationship between the twostep dimming duty and $V_{DUTY}$ window when considering different $V_{DUTY}$ threshold tolerances. | Table 1: Two-Step | o Dimming Dut | y vs. V <sub>DUTY</sub> Window | |-------------------|---------------|--------------------------------| |-------------------|---------------|--------------------------------| | Two Stop D | immina Duty | Corresponding V <sub>DUTY</sub> Window | | | | | | |-----------------------|--------------------|----------------------------------------|-------|---------------|-------|-------|-------| | Two-Step D | imming Duty | V <sub>DUTY_H</sub> | | $V_{DUTY\_L}$ | | | | | I <sub>DUTY1</sub> | I <sub>DUTY2</sub> | Min | Тур | Max | Min | Тур | Max | | Latch | No two-step | 4.018 | 4.100 | 4.182 | 3.280 | 3.347 | 3.414 | | 15% | dimming | 3.280 | 3.347 | 3.414 | 2.190 | 2.235 | 2.279 | | 14% | 9% | 2.190 | 2.235 | 2.279 | 1.460 | 1.489 | 1.519 | | 13% | 8% | 1.460 | 1.489 | 1.519 | 0.969 | 0.989 | 1.009 | | 12% | 7% | 0.969 | 0.989 | 1.009 | 0.634 | 0.653 | 0.673 | | 11% | 6% | 0.634 | 0.653 | 0.673 | 0.407 | 0.428 | 0.449 | | 10% | 5% | 0.407 | 0.428 | 0.449 | 0.28 | 0.302 | 0.34 | | To I <sub>DUTY2</sub> | Latch | 0.28 | 0.302 | 0.34 | | - | • | To prevent errors while selecting the two-step dimming duty, ensure that the $V_{\text{DUTY}}$ window is between the minimum $V_{\text{DUTY\_H}}$ and maximum $V_{\text{DUTY\_L}}$ values when selecting $R_{\text{DUTY}}$ . An E96 series resistor is recommend to select precise dimming values. Table 2 shows the proposed $R_{\text{DUTY}}$ in E96 series for different two-step dimming duties, while considering the $I_{\text{DUTY}}$ tolerance and a $\pm 3\%$ resistor tolerance If $V_{\text{CC}}$ drops below 4.05V before two-step dimming detection finishes, two-step dimming detection stops and does not restart until $V_{\text{CC}}$ rises to 4.7V. The two-step dimming signal, together with the two-step dimming duty, is latched once detection finishes. It only can be reset by $V_{\text{CC}}$ UVLO, and not an EN shutdown. Typically, the two-step dimming frequency is 500Hz ±50Hz. Table 2: Two-Step Dimming Duty vs. R<sub>DUTY</sub> | 2-Step Dimming Duty | R <sub>DUTY</sub> (Ω) | |------------------------------|-----------------------| | 15% | 61900 | | 14% | 41200 | | 13% | 27400 | | 12% | 18200 | | 11% | 12100 | | 10% | 7870 | | Two-step dimming deactivated | 4870 | | 9% | 3090 | | 8% | 2050 | | 7% | 1370 | | 6% | 887 | | 5% | 576 | #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. Both ( $V_{\text{IN}}$ - $V_{\text{INGND}}$ ) and $V_{\text{CC}}$ have UVLO thresholds. $V_{\text{IN}}$ - $V_{\text{INGND}}$ UVLO has a 6V rising threshold with a 1.1V hysteresis. $V_{\text{CC}}$ UVLO has a 4.7V rising threshold with a 0.65V hysteresis. $V_{\text{IN}}$ and $V_{\text{CC}}$ UVLO do not trigger FAULT. #### **Fault Detection and Indicator** The MPQ7200A has fault indication. The FAULT pin is the open drain of a MOSFET. FAULT is pulled to VIN through a $300k\Omega$ resistor, and it is pulled to INGND with a $4M\Omega$ pull-down resistor. FAULT is pulled high during normal operation. FAULT pulls low if one of the following occurs: LED short, LED open, thermal shutdown, false mode detection, and over-current protection (OCP). FAULT also asserts if the ISET or IREF pins experience a short or open fault during startup. If the DUTY pin has a short or open condition, FAULT only asserts if this fault is detected before start-up. The MPQ7200A senses the output by monitoring the average SW voltage in buck mode, or the INGND voltage in buck-boost mode. If LED+ shorts to LED- or PGND, V<sub>OUT</sub> drops below its under-voltage (UV) threshold, a short-circuit is detected, and FAULT asserts. If LED+ shorts to the battery, or an LED open or output over-voltage (OV) fault is detected in buck-boost mode, or a low HS-FET current is detected in buck mode, then FAULT asserts. The low-current threshold is 60mA when I<sub>LED</sub> is set below 600mA, or 120mA when I<sub>LED</sub> is set above 600mA. To prevent the part from latching due to cold crank conditions while in buck mode, low-current detection is disabled when $V_{\text{IN}}$ drops below 7.5V. If LED+ (INGND) shorts to the battery, $V_{\text{IN}}$ - $V_{\text{INGND}}$ falls below its UV threshold in buck-boost mode, and FAULT cannot assert. If LED- (PGND) shorts to INGND, $V_{\text{INGND}}$ drops below its UV threshold and FAULT asserts. If an LED open fault occurs, $V_{\text{INGND}}$ exceeds its OV threshold and FAULT asserts. At high temperatures, the MPQ7200A operates normally with a reduced current. The device only stops when the internal temperature reaches the 170°C over-temperature protection (OTP) threshold, and FAULT is asserted. If any fault occurs, the part stops switching, the FAULT output asserts in $20\mu s$ , and then the part latches. While latched, $V_{CC}$ is still present, and the part's consumption current is <2mA. FAULT can be reset by $V_{CC}$ UVLO. EN shutdown (EN going low longer than 25ms) can also reset FAULT if two-step dimming is not selected. At start-up, the FAULT pin is not activated, and remains inactive for at least 30ms. FAULT is active within 40ms to avoid a false fault when multiple FAULT pins are connected and share the same EN signal. However, individual parts are protected and latch off as soon as a fault is detected, regardless of whether FAULT asserts. In PWM dimming mode, the FAULT counter works when the dimming signal is high, which means that fault detection is inactive for 30ms when in PWM dimming mode. The FAULT pin voltage is monitored by an internal comparator. When the voltage is below 3.2V, the part latches off. When multiple FAULT pins are connected, this turns off all devices on the same light system if a fault occurs The FAULT pin can withstand a 30mA current and protect itself if the pin shorts to a high voltage (e.g. $V_{BATT}$ ). If FAULT is low (<1.6V), the FAULT sink current increases to enhance the pull-down capability. Figure 5 shows the detailed FAULT sink current when the FAULT pin is pulled low at different voltages. Figure 5: FAULT sink current vs. FAULT voltage In PWM dimming and two-step dimming, fault conditions may not be detected when the dimming on time is below 100µs. Ensure that the dimming on time exceeds 100µs for normal fault detection operation. Table 3 on page 47 shows the fault detection options. Table 3: Fault Detection (12) | Fault Conditions | Detection | | | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--| | Fault Conditions | Buck Mode | Buck-Boost Mode | | | LED+ short to LED- | Vоит UV (Vоит < 1.1V) | INGND UV (VINGND - VPGND < 1.35V) (13) | | | LED+ short to PGND | Vоит UV (Vоит < 1.1V) | INGND UV (VINGND - VPGND < 1.35V) | | | LED+ short to INGND | Vоит UV (Vоит < 1.1V) | Normal conditions | | | LED+ short to battery | Low LED current (I <sub>HS</sub> < 60mA when I <sub>LED_SETTING</sub> < 600mA; I <sub>HS</sub> < 120mA when I <sub>LED_SETTING</sub> > 600mA) | Cannot assert FAULT due to V <sub>IN</sub> - V <sub>INGND</sub> UVLO | | | LED- short to INGND | Normal conditions | INGND UV (VINGND - VPGND < 1.35V) | | | LED- short to battery | Cannot assert FAULT due to V <sub>IN</sub> - V <sub>INGND</sub> UVLO | Cannot assert FAULT due to V <sub>IN</sub> - V <sub>INGND</sub> UVLO | | | LED open | Low LED current (I <sub>HS</sub> < 60mA when I <sub>LED_SETTING</sub> < 600mA; I <sub>HS</sub> < 120mA when I <sub>LED_SETTING</sub> > 600mA) | INGND OV (V <sub>INGND</sub> - V <sub>PGND</sub> > 20.5V) | | | Incorrect mode detection | Vingnd - Vpgnd > 1.35V | INGND UV (VINGND - VPGND < 1.35V) | | | OTP | T <sub>J</sub> > ' | 170°C | | | ISET short (14) | I <sub>ISET</sub> > 120µA when I <sub>LED_SETTING</sub> < 600mA;<br>I <sub>ISET</sub> > 220µA when I <sub>LED_SETTING</sub> > 600mA | l <sub>ISET</sub> > 110µA | | | ISET open (14) | I <sub>ISET</sub> < | 1.4μΑ | | | IREF short (14) | liref > 90µA | liref > 900µA | | | IREF open (14) | I <sub>IREF</sub> < 3µA | I <sub>IREF</sub> < 40μA | | | DUTY open (15) | V <sub>DUTY1</sub> >3.355V | | | | DUTY short (15) | V <sub>DUTY2</sub> <0.302V | | | | OCP | Current limit triggered 3 times continuously | | | #### Notes: - 12) Once a fault is detected, the part latches and FAULT asserts, unless otherwise noted. - 13) The FAULT pin may not operate normally if V<sub>INGND</sub> V<sub>PGND</sub> is pulled below -0.3V when LED+ shorts to LED- with a long cable. - 14) The part latches if the ISET/IREF pins experience a short or open condition before or after start-up when FAULT is pulled low. - 15) The part latches when the DUTY pin experiences a short or open condition before start-up, and FAULT asserts. After start-up, these conditions cannot be detected. #### **Over-Current Protection (OCP)** The MPQ7200A has cycle-by-cycle peak current limit protection. The inductor current ( $I_L$ ) is monitored while the HS-FET is on. If $I_L$ exceeds the current limit value (6.3A when $I_{LED}$ is set above 600mA, or 3.15A when $I_{LED}$ is set below 600mA), the HS-FET turns off immediately. Then the LS-FET turns on to discharge the energy, and $I_L$ decreases. The HS-FET remains off until $I_L$ drops to 0A, at which point another HS-FET on cycle starts. If the over-current (OC) condition still remains after three consecutive retries, the part latches off, reports a failure, and the FAULT pin is asserted. ## **Load Dump Protection** The MPQ7200A's internal MOSFETs have a 50V absolute maximum rating and a maximum 42V operating voltage. In buck topologies, the maximum voltage can handle load dump conditions up to 42V. In buck-boost topologies, the voltage difference between VIN and PGND is the sum of the car battery's voltage plus the LED voltage. Under load dump conditions, the MPQ7200A can exceed its maximum value To protect the part from load dump conditions in buck-boost mode, the device stops switching if $V_{\text{IN}}$ - $V_{\text{PGND}}$ rises above 40V. Then a 100mA sink current at INGND is activated to discharge the output voltage, so the MOSFET only has to handle the $V_{\text{IN}}$ stress. The MPQ7200A automatically restarts when $V_{\text{IN}}$ - $V_{\text{PGND}}$ drops to 39V. In buck mode, load dump protection is not active and does not trigger FAULT. In buck-boost mode, load dump protection can reset FAULT when FAULT is triggered by other fault conditions, but it cannot reset the device once it has latched. ## **Power Derating** If $V_{\text{IN}}$ falls below a specific voltage (typically 7V) in buck-boost mode, power derating starts. $I_{\text{LED}}$ drops linearly with $V_{\text{IN}}$ due to analog dimming. Derating continues until $V_{\text{IN}}$ reaches the UVLO threshold, then $I_{\text{LED}}$ drops by 29%. Power derating is enabled during start-up in buck-boost mode, but it is disabled during start-up in buck mode. ### **NTC Thermal Derating** Connecting an NTC resistor network ( $R_{NTC}$ ) to the NTC pin reduces the output current via analog dimming when the sensed temperature rises above the configured value. A current source ( $I_{NTC}$ ), which 50 x $I_{IREF}$ in buck mode or 5 x $I_{IREF}$ in buck-boost mode, flows out the NTC pin and generates a voltage ( $V_{NTC}$ ) that is equal to $I_{NTC}$ x $R_{NTC}$ . $V_{NTC}$ is sensed to indicate the real temperature, and determine the dimming ratio. When $V_{\text{NTC}}$ exceeds 1.25V, there is no dimming. To avoid activating the NTC function, pull the NTC pin above 1.25V, or pull it to VCC. When $V_{NTC}$ is below 1.2V, dimming is activated, and the dimming ratio drops as $V_{NTC}$ decreases. The dimming ratio falls by a 2% step when $V_{NTC}$ drops by 30mV. When $V_{NTC}$ drops from 1.25V to 0.53V, the LED average current drops to 50% of the set value accordingly. The LED current does not drop below 50% of its set value, even if $V_{NTC}$ falls below 0.48V. If $V_{NTC}$ falls below 0.37V, the MPQ7200A initiates thermal shutdown. When $V_{NTC}$ rises to 0.48V, $I_{LED}$ returns to 50% of its set value. #### Thermal Shutdown (TSD) Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the die temperature exceeds 170°C, the entire chip shuts down and FAULT is asserted. The device restarts only after being turned off and on again, or after EN is reset. ## Floating Driver and Bootstrap Charging An external bootstrap capacitor powers the floating power MOSFET driver. The bootstrap capacitor voltage is charged to about 5V from VCC through a pass transistor while the LS-FET is on. This floating driver has its own UVLO protection, with a rising threshold of 2.5V and hysteresis of 700mV. If the BST-to-SW voltage drops to 2.2V, the LS-FET turns on to refresh the BST voltage. It is recommended to use a 22nF to 220nF ceramic capacitor for the bootstrap capacitor. Consider the capacitor's DC voltage and temperature derating to ensure that the real capacitance is between 22nF and 200nF. A maximum $22\Omega$ resistor can be placed in series with the bootstrap capacitor to reduce SW voltage spikes. ## APPLICATION INFORMATION #### **Selecting Buck Mode or Buck-Boost Mode** The device can be configured for buck or buckboost mode by connecting a different resistor ( $R_{IREF}$ ) at the IREF pin. Select a 1.05k $\Omega \le R_{IREF} \le 9.09k\Omega$ resistor for buck-boost mode, and a 14.7k $\Omega \le R_{IREF} \le 80.6k\Omega$ resistor for buck mode. #### **Selecting Dimming Mode** The dimming mode can be configured by connecting a different resistor ( $R_{\text{DUTY}}$ ) at the DUTY pin. Select a $4.87 \text{k}\Omega$ resistor to disable the internal PWM dimming function and enable external PWM dimming. Table 2 on page 45 lists resistors for two-step dimming, if that function is required. ### **Setting the LED Current** The external resistor connected to the ISET pin sets the LED current. The value of the external resistor can be calculated with Equation (2): $$R_3 = \frac{16}{I_{LED}(A)}(k\Omega)$$ (2) Table 4 shows the recommended values for R<sub>3</sub>. Table 4: Resistor Selection for Common I<sub>LED</sub> Currents | I <sub>LED</sub> (A) | R <sub>3</sub> (kΩ) | |----------------------|---------------------| | 3 | 5.36 | | 2 | 8 | | 1.2 | 13.3 | | 0.75 | 21.1 | If $I_{\text{LED}}$ is below 0.7A in buck-boost mode, certain LED setting resistors are recommended (see Table 5). Table 5: Resistor Selection when I<sub>LED</sub> ≤ 700mA in Buck-Boost Mode | I <sub>LED</sub> (A) | R <sub>3</sub> (kΩ) | |----------------------|---------------------| | 0.7 | 22.6 | | 0.65 | 24.4 | | 0.6 | 26.3 | | 0.55 | 28.6 | | 0.5 | 31.5 | | 0.45 | 34.9 | | 0.4 | 39.1 | Figure 6 shows the relationship between $I_{\text{LED}}$ and $R_{\text{ISET}}$ in buck-boost mode. Figure 6: I<sub>LED</sub> vs. R<sub>ISET</sub> when I<sub>LED</sub> ≤ 700mA in Buck-Boost Mode #### **Selecting the Inductor** For most applications, it is recommended to use an inductor between $4.7\mu H$ and $33\mu H$ with a DC current rating that exceeds the maximum inductor current. Include the inductor's DC resistance when estimating the output current and the inductor's power consumption. For buck mode, the required inductance value can be estimated with Equation (3): $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{SW}}$$ (3) Choose an inductor ripple current that exceeds 20% of the LED current. The peak inductor current can be calculated with Equation (4): $$I_{L\_PEAK} = I_{L\_AVG} + \frac{\Delta I_L}{2}$$ (4) Where $I_{L\_AVG}$ is the average current through the inductor. In buck mode, $I_{L\_AVG}$ is equal to the output load current (LED current). Under light-load conditions, use a larger-value inductor to improve efficiency and current precision. Table 6 on page 50 lists the recommended inductor values for common LED currents in buck mode. Table 6: Buck Mode Inductor Values for Common I<sub>LED</sub> Currents | I <sub>LED</sub> (A) | Recommended<br>Inductor Value (µH) | |----------------------|------------------------------------| | (1A, 3A] | 10 | | (0.5A, 1A) | 15 | | (0.3A, 0.5A] | 22 | | [0.2A, 0.3A) | 33 | For buck-boost applications, estimate the required inductance value with Equation (5): $$L = \frac{V_{OUT} \times V_{IN}}{(V_{OUT} + V_{IN}) \times \Delta I_{L} \times f_{SW}}$$ (5) Where $\Delta I_L$ is the inductor's peak-to-peak current ripple. $\Delta I_L$ should exceed 25% of the inductor average current when $I_{LED} > 0.7A$ . Select $\Delta I_L$ to exceed 20% of the inductor average current when $I_{LED} < 0.7A$ . $I_{L\_AVG}$ can be calculated with Equation (6): $$I_{L_{AVG}} = I_{LED} \times (1 + \frac{V_{OUT}}{V_{IN}})$$ (6) The peak inductor current can be calculated with Equation (7): $$I_{\text{L\_PEAK}} = I_{\text{L\_AVG}} + \frac{\Delta I_{\text{L}}}{2}$$ (7) Under light-load conditions, use a larger-value inductor to improve efficiency and current precision. Table 7 lists the recommended inductor values for common LED currents in buck-boost mode. Table 7: Buck-Boost Mode Inductor Values for Common I<sub>LED</sub> Currents | I <sub>LED</sub> (A) | Recommended<br>Inductor Value (µH) | |----------------------|------------------------------------| | (0.75A, 1.2A] | 10 | | (0.5A, 0.75A] | 15 | | (0.3A, 0.5A] | 22 | | [0.2A, 0.3A] | 33 | ### **Selecting the Input Capacitor** The device has a discontinuous input current in both buck and buck-boost mode, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, it is recommended to use a 4.7 $\mu$ F to 22 $\mu$ F capacitor. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, it is strongly recommended to use an additional, lower-value capacitor (e.g. 0.1 $\mu$ F) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to VIN and GND (INGND = PGND in buck mode; in buck-boost mode, place the capacitor as close to INGND and PGND as possible. Since the input capacitor $(C_{IN})$ absorbs the input switching current in buck mode, the device requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (8): $$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (8) The worst-case condition occurs at $V_{IN} = 2 x V_{OUT}$ , calculated with Equation (9): $$I_{CIN} = \frac{I_{LOAD}}{2}$$ (9) For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input voltage ripple caused by the capacitance can be estimated with Equation (10): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (10)$$ If $I_{BANDVALLEY} \ge I_{LED}$ in buck-boost mode, the capacitance can be calculated with Equation (11): $$\Delta V_{IN} = \frac{I_{LED} \times V_{OUT}}{(V_{IN} + V_{OUT}) \times f_{SW} \times C_{IN}}$$ (11) In buck-boost mode, consider the capacitor between VIN and PGND for VCC regulator stability. Place a 0.44 $\mu$ F to 1 $\mu$ F ceramic capacitor between VIN and PGND to stabilize VCC. Two symmetric (0.1 $\mu$ F + 0.47 $\mu$ F) /50V X7R ceramic capacitors are recommended. #### Selecting the Output Capacitor The output capacitor maintains the DC output voltage. Ceramic, tantalum, or low-ESR electrolytic capacitors are recommended. For the best results, use low-ESR capacitors to keep the output voltage ripple low. In buck mode, the output voltage ripple can be estimated with Equation (12): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times (R_{ESR} + \frac{1}{8 \times f_{sw} \times C_{OUT}}) (12)$$ Where L is the inductor value, and $R_{\text{ESR}}$ is the output capacitor's equivalent series resistance (ESR) value. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (13): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times (R_{ESR} + \frac{1}{8 \times f_{sw} \times C_{OUT}})$$ (13) For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (14): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$ (14) If $I_{BANDVALLEY} \ge I_{LED}$ in buck-boost applications, the output capacitance can be calculated with Equation (15): $$\Delta V_{OUT} = I_{LED} \times (R_{ESR} + \frac{V_{OUT}}{f_{sw} \times C_{OUT} \times (V_{IN} + V_{OUT})})$$ (15) For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (16): $$\Delta V_{\text{OUT}} = I_{\text{LED}} \times R_{\text{ESR}}$$ (16) A $4.7\mu F$ to $10\mu F$ ceramic capacitor is sufficient for most applications. # Selecting the Diode from PGND to INGND in Buck-boost Mode If the device is operating in buck-boost mode, place a Schottky diode between INGND and PGND to direct the charge current of the capacitor connected between VIN and PGND, especially when the VIN slew rate is high. The VCC charge current flows from the VCC capacitor to PGND, then back to INGND and the car battery. It is recommended to use a Schottky diode with a low forward voltage (V<sub>F</sub>) of about 0.32V, with a 1A current rating and >20V VRRM voltage. A PMEG2010EPAS Schottky diode is recommended. ## **Selecting the VCC Capacitor** A smaller-value VCC capacitor causes ringing on VCC, and makes the MOSFET unstable. It is recommended to place a $\geq 3\mu F$ decoupling ceramic capacitor at the VCC pin. When selecting a capacitor, consider the capacitance derating to ensure that the real capacitance is at least $3\mu F$ . A $10\mu F$ X7R with a $\geq 10V$ DC rated voltage capacitor is recommended. VCC is the reference to PGND/AGND. #### **Selecting a BST Resistor and Capacitor** It is recommended to place a resistor in series with the BST capacitor to reduce the SW spike voltage. A higher resistance reduces SW spikes, but also reduces efficiency. It is recommended to use a 22nF to 220nF ceramic capacitor with a 10/16V DC derating. Consider efficiency and EMI performance when choosing a resistor. Choose a maximum $22\Omega$ resistor with a 0603/0402 package, as a large package is not required. During normal operation, the average current flowing through R<sub>BST</sub> is about 20mA in buck mode and 10mA in buck-boost mode. If the capacitor is shorted, the current in the resistor is limited by the internal LDO. The device can quickly detect a failure if the LED current falls below its low limit. Then the part latches off and current is no longer sourced to the resistor. A 0402 package can handle power dissipation on R<sub>BST</sub>. #### **PCB Layout Guidelines** Efficient PCB layout, especially input capacitor placement, is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 7 and Figure 8 (on page 53), and follow the guidelines below: (16) (17) - Use a large ground plane to connect directly to PGND. - 2. If the bottom layer is a ground plane, add vias near PGND. - 3. Ensure that the high-current paths at PGND and VIN have short, direct, and wide traces. - 4. Place the ceramic input capacitor, especially the small package (0603) input bypass capacitor, as close to the VIN and PGND pins as possible to minimize high frequency noise. Keep the connection between the input capacitor and VIN as short and wide as possible. - Place the VCC capacitor (from the VCC pin and PGND pin) as close to VCC and PGND as possible. - 6. Route SW and BST away from sensitive analog areas, such as FB. - 7. Place the feedback resistors close to the chip to ensure that the trace connected to the FB pin is as short as possible. - Use multiple vias to connect the power planes to internal layers. **Top Layer** Mid-Layer 1 Mid-Layer 2 Bottom Layer Figure 7: Recommended PCB Layout for Buck Mode (16) **Top Layer** Mid-Layer 1 Mid-Layer 2 **Bottom Layer** Figure 8: Recommended PCB Layout for Buck-Boost Mode (17) ## Notes: 16) The recommended layout is based on Figure 9 on page 54.17) The recommended layout is based on Figure 10 on page 54. ## TYPICAL APPLICATION CIRCUITS Figure 9: I<sub>LED</sub> = 3A Buck Application Circuit (No Two-Step Dimming) Figure 10: I<sub>LED</sub> = 1.2A Buck-boost Application Circuit (No Two-Step Dimming) Figure 11: I<sub>LED</sub> = 1.2A Buck-boost Application Circuit with LED+ Short to Battery Protection ## **PACKAGE INFORMATION** # QFN-19 (3mmx4mm) Wettable Flank #### **TOP VIEW** **SIDE VIEW** #### **BOTTOM VIEW** **SECTION A-A** # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package Description | Quantity/<br>Reel | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch | |--------------------|---------------------|-------------------|------------------|-----------------------|-----------------------| | MPQ7200AGLE-AEC1-Z | QFN-19 (3mmx4mm) | 5000 | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 11/01/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.