## Mask Set Errata for Mask 1N00R

This report applies to mask 1N00R for these products:

• S912ZVMC256

### Table 1. Errata and Information Summary

| Erratum ID | Erratum Title                                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | PMF: Unexpected pulse visible on the PMF output, if in PMF ASYM mode the odd VAL register are set to zero to deactivate the ongoing PWM signal generation |

## **Table 2. Revision History**

| Revision    | Changes          |
|-------------|------------------|
| 1 July 2016 | Initial revision |

# e10418: PMF: Unexpected pulse visible on the PMF output, if in PMF ASYM mode the odd VAL register are set to zero to deactivate the ongoing PWM signal generation

**Description:** When any of the PWM pairs in the PMF module is operating in asymmetric complementary center-aligned mode, with half cycle reload enabled.

PMF configuration:

- Prescaler value: PRSC{A,B,C} != 00
- Complementary mode: PMFCFG0 INDEP{A,B,C}=0
- Center aligned outputs: PMFCFG0 EDGE{A,B,C}=0
- Asymmetric mode: PMFICCTL\_ICC{A,B,C}=1
- Normal pulse edge control: PMFICCTL PEC{A,B,C}=0
- Half cycle reload enabled: PMFFQC{A,B,C}\_HALF{A,B,C}=1



And any of the following two conditions below (A or B) occur, an unexpected pulse with a width of "dead time" will be visible in the corresponding odd PWM channel output (PWM1,3 or 5)

### Condition A.

- 1a. Setting the odd PWM channel to 0 (PMFVAL{1,3,5}=0) and loaded into the internal buffer (LDOKA=1) before next half cycle start, and
- 2a. Setting the even PWM channel to 0 (PMFVAL{0,2,4}=0)) and loaded into the internal buffer (LDOKA=1) before next full cycle start.

### Condition B.

- 1b. Setting the odd PWM channel to 0 (PMFVAL{1,3,5}=0) and loaded into the internal buffer (LDOKA=1) before next full cycle start, and
- 2b. Setting the even PWM channel to 0 (PMFVAL{0,2,4}=0)) before next full cycle start and loaded into the internal buffer (LDOKA=1) before next full cycle start

**Workaround:** Set both VAL registers of each complementary pair, PMFVAL{1,3,5} and PMFVAL{0,2,4}, to zero before the next half cycle start to disable the PMF output and correct the unexpected pulse

#### How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2016 NXP B.V.

